Patents by Inventor Kuo-Ching Hsu

Kuo-Ching Hsu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20100140805
    Abstract: A bump structure that may be used for stacked die configurations is provided. Through-silicon vias are formed in a semiconductor substrate. A backside of the semiconductor substrate is thinned to expose the through-silicon vias. An isolation film is formed over the backside of the semiconductor substrate and the exposed portion of the through-silicon vias. The isolation film is thinned to re-expose the through-silicon vias. Bump pads and redistribution lines are formed on the backside of the semiconductor substrate providing an electrical connection to the through-silicon vias. Another isolation film is deposited and patterned, and a barrier layer is formed to provide contact pads for connecting to an external device, e.g., another die/wafer or circuit board.
    Type: Application
    Filed: December 10, 2008
    Publication date: June 10, 2010
    Inventors: Hung-Pin Chang, Kuo-Ching Hsu, Chen-Shien Chen, Wen-Chih Chiou, Chen-Hua Yu
  • Publication number: 20100090318
    Abstract: An integrated circuit structure includes a semiconductor substrate including a front side and a backside. A through-silicon via (TSV) penetrates the semiconductor substrate, and has a back end extending to the backside of the semiconductor substrate. A redistribution line (RDL) is over the backside of the semiconductor substrate and connected to the back end of the TSV. The integrated circuit structure further includes a passivation layer over the RDL; an opening in the passivation layer, wherein a portion of the RDL is exposed through the opening; and a nickel layer in the opening and contacting the RDL.
    Type: Application
    Filed: December 11, 2008
    Publication date: April 15, 2010
    Inventors: Kuo-Ching Hsu, Chen-Shien Chen
  • Publication number: 20100090319
    Abstract: An integrated circuit structure includes a semiconductor substrate having a front side and a backside. A through-silicon via (TSV) penetrates the semiconductor substrate, wherein the TSV has a back end extending to the backside of the semiconductor substrate. A redistribution line (RDL) is formed over the backside of the semiconductor substrate and connected to the back end of the TSV. A passivation layer is over the RDL with an opening formed in the passivation layer, wherein a portion of a top surface of the RDL and a sidewall of the RDL are exposed through the opening. A metal finish is formed in the opening and contacting the portion of the top surface and the sidewall of the RDL.
    Type: Application
    Filed: December 31, 2008
    Publication date: April 15, 2010
    Inventors: Kuo-Ching Hsu, Chen-Shien Chen, Hon-Lin Huang
  • Publication number: 20100008620
    Abstract: An integrated circuit structure includes a semiconductor chip including a front surface and a back surface; a via extending from the back surface of the semiconductor chip into the semiconductor chip, wherein the via is light transparent; and a photon detector in the semiconductor chip and exposed to the via.
    Type: Application
    Filed: July 10, 2008
    Publication date: January 14, 2010
    Inventors: Shih-Cheng Chang, Jin-Lien Lin, Kuo-Ching Hsu, Kai-Ming Ching, Jiun Yi Wu, Yen-Huei Chen
  • Publication number: 20100007287
    Abstract: A driving method of a multi-channel driving circuit includes: receiving multiple driving signals corresponding to multiple to-be-driven elements, providing multiple randomized time delays, respectively adjusting the driving signals according to the randomized time delays to generate multiple delayed driving signals, and respectively driving the corresponding to-be-driven elements according to the delayed driving signals.
    Type: Application
    Filed: December 5, 2008
    Publication date: January 14, 2010
    Applicant: NOVATEK MICROELECTRONICS CORP.
    Inventor: Kuo-Ching HSU
  • Patent number: 7633165
    Abstract: The present disclosure provide an integrated circuit. The integrated circuit includes a through-silicon-via (TSV) trench configured in a semiconductor substrate; a conductive pad formed on the semiconductor substrate, the conductive pad being adjacent the TSV trench; a silicon nitride layer disposed over the conductive pad and in the TSV trench; a titanium layer disposed on the silicon nitride layer; a titanium nitride layer disposed on the titanium layer; and a copper layer disposed on the titanium nitride layer.
    Type: Grant
    Filed: September 8, 2008
    Date of Patent: December 15, 2009
    Assignee: Taiwan Semiconductor Manfacturing Company, Ltd.
    Inventors: Kuo-Ching Hsu, Chen-Shien Chen, Boe Su, Hon-Lin Huang
  • Publication number: 20090160061
    Abstract: The present disclosure provide an integrated circuit. The integrated circuit includes a through-silicon-via (TSV) trench configured in a semiconductor substrate; a conductive pad formed on the semiconductor substrate, the conductive pad being adjacent the TSV trench; a silicon nitride layer disposed over the conductive pad and in the TSV trench; a titanium layer disposed on the silicon nitride layer; a titanium nitride layer disposed on the titanium layer; and a copper layer disposed on the titanium nitride layer.
    Type: Application
    Filed: September 8, 2008
    Publication date: June 25, 2009
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Kuo-Ching Hsu, Chen-Shien Chen, Boe Su, Hon-Lin Huang