Patents by Inventor Li-Wen Wang

Li-Wen Wang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20150348598
    Abstract: A static random access memory (SRAM) that includes a memory cell comprising at least two p-type pass gates. The SRAM also includes a first data line connected to the memory cell, a second data line connected to the memory cell and a voltage control unit connected to the first data line, wherein the voltage control unit is configured to control the memory cell.
    Type: Application
    Filed: May 30, 2014
    Publication date: December 3, 2015
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Li-Wen WANG, Chih-Yu LIN, Yen-Huei CHEN, Hung-Jen LIAO
  • Patent number: 9202557
    Abstract: A semiconductor memory includes a read port array disposed on a first layer of a three-dimensional integrated circuit and a bit cell array disposed on a second layer of the three-dimensional integrated circuit. The second layer being vertically positioned above or below the first layer. At least one bit cell of the bit cell array is coupled to at least one read port cell of the read port array by a via extending from the first layer to the second layer.
    Type: Grant
    Filed: September 23, 2013
    Date of Patent: December 1, 2015
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Li-Wen Wang, Yen-Huei Chen
  • Publication number: 20150318036
    Abstract: A memory device includes a memory cell electrically connected to a power line and a power supply unit configured to control a voltage level on the power line. The power supply unit receives a control signal corresponding to a write cycle of the memory cell and, responsive to a first state of the control signal, outputs a first voltage level on the power line. Responsive to a second state of the control signal, the power supply unit outputs a second voltage level on the power line, the second voltage level having a magnitude less than a magnitude of the first voltage level.
    Type: Application
    Filed: July 15, 2015
    Publication date: November 5, 2015
    Inventors: Yen-Huei CHEN, Li-Wen WANG, Chih-Yu LIN
  • Publication number: 20150279453
    Abstract: A memory circuit includes a plurality of memory cells arranged into columns and one or more pairs of adjacent rows and one or more first word lines. Each memory cell of the plurality of memory cells includes a data node, a first access node, and a first pass gate coupled to the first access node and configured to selectively alter a voltage level at the first access node according to a voltage level at the data node if the first pass gate is turned on. A word line of the one or more first word lines is coupled with the first pass gates of a pair of the one or more pairs of adjacent rows, and the first pass gates of the pair of the one or more pairs of adjacent rows are configured to be selectively turned on responsive to a voltage level at the word line.
    Type: Application
    Filed: August 13, 2014
    Publication date: October 1, 2015
    Inventors: Hidehiro FUJIWARA, Li-Wen WANG, Yen-Huei CHEN, Hung-Jen LIAO
  • Patent number: 9142275
    Abstract: Some aspects of the present disclosure a method. In this method, a wordline voltage is provided to a wordline, which is coupled to a plurality of memory cells. A boost enable signal is provided. The state of the boost enable signal is indicative of whether the wordline voltage at a predetermined position on the wordline has reached a non-zero, predetermined wordline voltage. The wordline voltage is selectively boosted to a boosted wordline voltage level based on the boost enable signal.
    Type: Grant
    Filed: October 31, 2012
    Date of Patent: September 22, 2015
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Li-Wen Wang, Chih-Yu Lin, Yen-Huei Chen, Hung-Jen Liao
  • Patent number: 9135971
    Abstract: One or more techniques or systems for boosting a read word line (RWL) or a write word line (WWL) of a two port synchronous random access memory (SRAM) bit cell array are provided herein. In some embodiments, a boosted control block is configured to generate a boosted word line signal configured to operate a RWL, a WWL, or a read write word line (RWWL). In some embodiments, the boosted word line signal includes a first stage and a second stage. For example, the first stage is associated with a first stage voltage level at a positive supply voltage (Vdd) voltage level and the second stage is associated with a second stage voltage level above the Vdd voltage level. In this manner, a read or write operation is boosted for an SRAM bit cell, because the second stage boosts a corresponding transistor in the SRAM bit cell, for example.
    Type: Grant
    Filed: January 30, 2013
    Date of Patent: September 15, 2015
    Assignee: Taiwan Semiconductor Manufacturing Company Limited
    Inventors: Yen-Huei Chen, Chih-Yu Lin, Li-Wen Wang, Hung-Jen Liao, Jonathan Tsung-Yung Chang
  • Patent number: 9109200
    Abstract: The invention relates to the use of an enzyme preparation which catalyzes the degradation of formaldehyde for reducing the formaldehyde content in a formaldehyde-containing formulation. In a preferred embodiment, the enzyme preparation contains a formaldehyde dismutase from a Pseudomonas putida strain. Further, the invention refers to a process for reducing the formaldehyde content in cross-linking agents for textile finishing or in polymer dispersions used, e.g. in construction chemistry. Further the invention relates to the use of an enzyme preparation which catalyzes the degradation of aldehydes for reducing the formaldehyde content in an aldehyde-containing formulation. Furthermore, the invention relates to a novel variant of the formaldehyde dismutase from Pseudomonas putida.
    Type: Grant
    Filed: March 31, 2010
    Date of Patent: August 18, 2015
    Assignee: BASF SE
    Inventors: Andrea Piatesi, Tilo Habicher, Michael Büschel, Li-Wen Wang, Jürgen Reichert, Rainer Packe-Wirth, Kai-Uwe Baldenius, Erich Kromm, Stefan Häfner, Carsten Schwalb, Hans Wolfgang Höffken
  • Patent number: 9105326
    Abstract: A method of writing a memory cell includes, during a write cycle, causing a voltage level at a power terminal of the memory cell to change from a supply voltage level toward a first voltage level. The voltage level at the power terminal of the memory cell is maintained at the first voltage level for a first predetermined duration. The voltage level at the power terminal of the memory cell is maintained at a second voltage level for a second predetermined duration, where the second voltage level is between the first voltage level and the supply voltage level. During the write cycle, the voltage level at the power terminal of the memory cell is caused to change from the first voltage level toward the supply voltage level.
    Type: Grant
    Filed: May 30, 2014
    Date of Patent: August 11, 2015
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Yen-Huei Chen, Li-Wen Wang, Chih-Yu Lin
  • Publication number: 20150130068
    Abstract: An apparatus and method of three dimensional conductive lines comprising a first memory column segment in a first tier, a second memory column segment in a second tier, and conductive lines connecting the first memory column segment to the second memory column segment. In some embodiments a conductive line is disposed in the first tier on a first side of the memory column and in the second tier on a second side of the memory column.
    Type: Application
    Filed: November 12, 2013
    Publication date: May 14, 2015
    Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Chih-Yu LIN, Kao-Cheng LIN, Li-Wen WANG, Yen-Huei CHEN
  • Publication number: 20150085567
    Abstract: A semiconductor memory includes a read port array disposed on a first layer of a three-dimensional integrated circuit and a bit cell array disposed on a second layer of the three-dimensional integrated circuit. The second layer being vertically positioned above or below the first layer. At least one bit cell of the bit cell array is coupled to at least one read port cell of the read port array by a via extending from the first layer to the second layer.
    Type: Application
    Filed: September 23, 2013
    Publication date: March 26, 2015
    Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Li-Wen WANG, Yen-Huei CHEN
  • Publication number: 20140269024
    Abstract: A method of writing a memory cell includes, during a write cycle, causing a voltage level at a power terminal of the memory cell to change from a supply voltage level toward a first voltage level. The voltage level at the power terminal of the memory cell is maintained at the first voltage level for a first predetermined duration. The voltage level at the power terminal of the memory cell is maintained at a second voltage level for a second predetermined duration, where the second voltage level is between the first voltage level and the supply voltage level. During the write cycle, the voltage level at the power terminal of the memory cell is caused to change from the first voltage level toward the supply voltage level.
    Type: Application
    Filed: May 30, 2014
    Publication date: September 18, 2014
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Yen-Huei CHEN, Li-Wen WANG, Chih-Yu LIN
  • Publication number: 20140211578
    Abstract: One or more techniques or systems for boosting a read word line (RWL) or a write word line (WWL) of a two port synchronous random access memory (SRAM) bit cell array are provided herein. In some embodiments, a boosted control block is configured to generate a boosted word line signal configured to operate a RWL, a WWL, or a read write word line (RWWL). In some embodiments, the boosted word line signal includes a first stage and a second stage. For example, the first stage is associated with a first stage voltage level at a positive supply voltage (Vdd) voltage level and the second stage is associated with a second stage voltage level above the Vdd voltage level. In this manner, a read or write operation is boosted for an SRAM bit cell, because the second stage boosts a corresponding transistor in the SRAM bit cell, for example.
    Type: Application
    Filed: January 30, 2013
    Publication date: July 31, 2014
    Applicant: Taiwan Semiconductor Manufacturing Company Limited
    Inventors: Yen-Huei Chen, Chih-Yu Lin, Li-Wen Wang, Hung-Jen Liao, Jonathan Tsung-Yung Chang
  • Patent number: 8773923
    Abstract: A method for writing a memory cell in a specific write cycle is provided. The method includes the following steps: providing a first signal having a first transition edge in the specific write cycle; providing a second signal having a second transition edge in the specific write cycle, wherein the second transition edge lags behind the first transition edge; providing a first voltage level to the memory cell; and lowering the first voltage level to a second voltage level in the specific write cycle for writing the memory cell in response to the second transition edge. A memory device is also provided.
    Type: Grant
    Filed: July 30, 2012
    Date of Patent: July 8, 2014
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Yen-Huei Chen, Li-Wen Wang, Chih-Yu Lin
  • Publication number: 20140119101
    Abstract: Some aspects of the present disclosure a method. In this method, a wordline voltage is provided to a wordline, which is coupled to a plurality of memory cells. A boost enable signal is provided. The state of the boost enable signal is indicative of whether the wordline voltage at a predetermined position on the wordline has reached a non-zero, predetermined wordline voltage. The wordline voltage is selectively boosted to a boosted wordline voltage level based on the boost enable signal.
    Type: Application
    Filed: October 31, 2012
    Publication date: May 1, 2014
    Applicant: Taiwan Semiconductor Manufacturing Co. Ltd.
    Inventors: Li-Wen Wang, Chih-Yu Lin, Yen-Huei Chen, Hung-Jen Liao
  • Patent number: 8644087
    Abstract: A circuit includes a first circuit configured to sense a leakage of a first bit line and output a first signal in response, and a second circuit configured to receive the first signal output from the first circuit and in response supply current to a second bit line for maintaining a voltage level of the second bit line.
    Type: Grant
    Filed: July 7, 2011
    Date of Patent: February 4, 2014
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Jihi-Yu Lin, Li-Wen Wang, Wei Min Chan, Yen-Huei Chen
  • Publication number: 20140029358
    Abstract: A method for writing a memory cell in a specific write cycle is provided. The method includes the following steps: providing a first signal having a first transition edge in the specific write cycle; providing a second signal having a second transition edge in the specific write cycle, wherein the second transition edge lags behind the first transition edge; providing a first voltage level to the memory cell; and lowering the first voltage level to a second voltage level in the specific write cycle for writing the memory cell in response to the second transition edge. A memory device is also provided.
    Type: Application
    Filed: July 30, 2012
    Publication date: January 30, 2014
    Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Yen-Huei CHEN, Li-Wen WANG, Chih-Yu LIN
  • Patent number: 8612907
    Abstract: A method includes a) receiving a design for a static random access memory (SRAM) array including an SRAM cell having a read port cell, the read port cell including first and second MOS transistors each having an initial threshold voltage (Vth); b) adjusting one of a gate channel width (Wg) or a gate channel length (Lg) of one of the first and second MOS transistors to modify the Vth of at least one of the first and second MOS transistors; c) simulating a response of the SRAM array, the simulation providing response data for the SRAM array including the Vth for the first and second MOS transistors; and d) iteratively repeating steps b) and c) until a desired Vth is achieved.
    Type: Grant
    Filed: September 19, 2012
    Date of Patent: December 17, 2013
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Li-Wen Wang, Jack Liu, Shao-Yu Chou
  • Patent number: 8553185
    Abstract: A transflective liquid crystal display panel includes a substrate, a gate electrode, a reflective electrode, a first insulating layer, a patterned semiconductor layer, a source electrode, a drain electrode, a patterned reflective layer, a second insulating layer, and at least a transmissive pixel electrode. The gate electrode and the reflective electrode are both formed by a first patterned conductive layer, and the source electrode, the drain electrode, and the patterned reflective layer are both formed by a second patterned conductive layer. Furthermore, a plurality of contact holes are formed in the first insulating layer and the second insulating layer. Moreover, the transmissive pixel electrode is filled into the contact holes to be electrically connected with the drain electrode, the reflective electrode, and the patterned reflective layer, respectively.
    Type: Grant
    Filed: December 30, 2010
    Date of Patent: October 8, 2013
    Assignee: Chunghwa Picture Tubes, Ltd.
    Inventors: Kai-Hung Huang, Li-Wen Wang
  • Publication number: 20130176062
    Abstract: A delay circuit includes an input port, an output port, a first delay circuit block, a second delay circuit block, and an inverter module. The first delay circuit block is coupled to the input port and configured to generate an intermediate signal by applying a first delay to an input signal. The inverter module has an input terminal and an output terminal. The input terminal of the inverter module is coupled to the first delay circuit block, and the inverter module is configured to generate an inverted intermediate signal at the output terminal. The second delay circuit block is coupled to the output terminal of the inverter module and configured to generate a delayed signal by applying a second delay to the inverted intermediate signal.
    Type: Application
    Filed: January 6, 2012
    Publication date: July 11, 2013
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Li-Wen WANG, Yen-Huei CHEN
  • Patent number: 8477527
    Abstract: Apparatus and methods for providing SRAM timing tracking cell circuits are disclosed. In an embodiment, an apparatus comprises an SRAM array comprising static random access memory cells arranged in rows and columns; a plurality of word lines each coupled to memory cells along one of the rows; a clock generation circuit for outputting clock signals; a word line generation circuit for generating a pulse on the plurality of word lines responsive to one of the clock signals and for ending the pulse responsive to one of the clock signals; and a tracking cell for receiving a clock signal and for outputting a word line pulse end signal to the clock generation circuit, following an SRAM tracking time; wherein the tracking cell further comprises SRAM tracking circuits positioned in the SRAM array and coupled in series to provide a signal indicating the SRAM tracking time. Methods for SRAM timing are disclosed.
    Type: Grant
    Filed: January 31, 2011
    Date of Patent: July 2, 2013
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Li-Wen Wang, Shao-Yu Chou, Jihi-Yu Lin, Wei Min Chan, Yen-Huei Chen, Ping Wang