Patents by Inventor Martin Standing

Martin Standing has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20170092631
    Abstract: In an embodiment, an interconnection structure includes a first semiconductor device including a conductive stud, a second device including a contact pad, an adhesive layer including an organic component arranged between a distal end of the conductive stud and the contact pad, the adhesive layer coupling the conductive stud to the contact pad, and a conductive layer extending from the conductive stud to the contact pad. The conductive layer has a melting point of at least 600° C.
    Type: Application
    Filed: September 29, 2015
    Publication date: March 30, 2017
    Inventor: Martin Standing
  • Publication number: 20170094842
    Abstract: In an embodiment, a power supply includes a casing enclosing a circuit for power conversion including one or more heat generating electronic components mounted on a circuit board, an input port configured to receive electrical energy from a power source, an output port configured to supply electrical energy to an external load, and a dielectric liquid disposed in the casing. The dielectric liquid is thermally coupled with the one or more heat generating electronic components, the circuit board and the casing. The dielectric liquid has a thermal conductivity and a thermal capacitance such that the dielectric liquid provides cooling for the one or more heat generating components and heat distribution by way of the casing such that a temperature of the outer surface of the casing is equalised.
    Type: Application
    Filed: September 28, 2015
    Publication date: March 30, 2017
    Inventor: Martin Standing
  • Patent number: 9595512
    Abstract: According to one exemplary embodiment, a semiconductor package includes a substrate having lower and upper surfaces. The semiconductor package further includes at least one passive component coupled to first and second conductive pads on the upper surface of the substrate. The semiconductor package further includes at least one semiconductor device coupled to a first conductive pad on the lower surface of the substrate. The at least one semiconductor device has a first electrode for electrical and mechanical connection to a conductive pad external to the semiconductor package. The at least one semiconductor device can have a second electrode electrically and mechanically coupled to the first conductive pad on the lower surface of the substrate.
    Type: Grant
    Filed: September 24, 2015
    Date of Patent: March 14, 2017
    Assignee: Infineon Technologies Americas Corp.
    Inventor: Martin Standing
  • Publication number: 20170062395
    Abstract: According to one exemplary embodiment, a semiconductor package includes a substrate having lower and upper surfaces. The semiconductor package further includes at least one passive component coupled to first and second conductive pads on the upper surface of the substrate. The semiconductor package further includes at least one semiconductor device coupled to a first conductive pad on the lower surface of the substrate. The at least one semiconductor device has a first electrode for electrical and mechanical connection to a conductive pad external to the semiconductor package. The at least one semiconductor device can have a second electrode electrically and mechanically coupled to the first conductive pad on the lower surface of the substrate.
    Type: Application
    Filed: November 11, 2016
    Publication date: March 2, 2017
    Inventor: Martin Standing
  • Patent number: 9559056
    Abstract: In an embodiment, an electronic component includes a dielectric core layer having a first major surface, a semiconductor die embedded in the dielectric core layer, and a first conductive layer. The semiconductor die includes a first major surface and at least two conductive fingers arranged on the first major surface which are coupled to a common potential. The first conductive layer is arranged on, and electrically coupled to, the at least two conductive fingers and extends from the at least two conductive fingers over the first major surface of the dielectric core layer.
    Type: Grant
    Filed: September 18, 2014
    Date of Patent: January 31, 2017
    Assignee: Infineon Technologies Austria AG
    Inventor: Martin Standing
  • Patent number: 9559047
    Abstract: Representative implementations of devices and techniques provide improved thermal performance of a chip die disposed within a layered printed circuit board (PCB). Passive components may be strategically located on one or more surfaces of the PCB. The passive components may be arranged to conduct heat generated by the chip die away from the chip die.
    Type: Grant
    Filed: October 18, 2012
    Date of Patent: January 31, 2017
    Assignee: Infineon Technologies Austria AG
    Inventors: Martin Standing, Milko Paolucci
  • Patent number: 9496245
    Abstract: According to one exemplary embodiment, a semiconductor package includes a substrate having lower and upper surfaces. The semiconductor package further includes at least one passive component coupled to first and second conductive pads on the upper surface of the substrate. The semiconductor package further includes at least one semiconductor device coupled to a first conductive pad on the lower surface of the substrate. The at least one semiconductor device has a first electrode for electrical and mechanical connection to a conductive pad external to the semiconductor package. The at least one semiconductor device can have a second electrode electrically and mechanically coupled to the first conductive pad on the lower surface of the substrate.
    Type: Grant
    Filed: September 24, 2015
    Date of Patent: November 15, 2016
    Assignee: Infineon Technologies Americas Corp.
    Inventor: Martin Standing
  • Patent number: 9496205
    Abstract: A semiconductor package that includes a substrate having a metallic back plate, an insulation body and a plurality of conductive pads on the insulation body, and a semiconductor die coupled to said conductive pads, the conductive pads including regions readied for direct connection to pads external to the package using a conductive adhesive.
    Type: Grant
    Filed: June 3, 2015
    Date of Patent: November 15, 2016
    Assignee: Infineon Technologies Americas Corp.
    Inventor: Martin Standing
  • Publication number: 20160322271
    Abstract: In an embodiment, an electronic component includes a dielectric core layer, one or semiconductor dies comprising a first major surface, a first electrode arranged on the first major surface and a second major surface that opposes the first major surface. One or more slots are arranged within the dielectric core layer adjacent the semiconductor die and a redistribution structure electrically couples the first electrode to a component contact pad arranged adjacent the second major surface of the semiconductor die. The semiconductor die is embedded in the dielectric core layer and a portion of the redistribution structure is arranged on side walls of the slot.
    Type: Application
    Filed: July 14, 2016
    Publication date: November 3, 2016
    Inventors: Martin Standing, Marcus Pawley
  • Patent number: 9472541
    Abstract: A method for manufacturing an electronic module is disclosed. In an embodiment the method includes providing a passive component having an upper surface of a first area, and electrically and mechanically attaching a first semiconductor chip having a lower surface of a second area that is smaller than the first area to the passive component, wherein the lower surface of the first semiconductor chip is arranged on the upper surface of the passive component, and wherein the first semiconductor chip comprises a vertical field-effect transistor.
    Type: Grant
    Filed: June 20, 2015
    Date of Patent: October 18, 2016
    Assignee: Infineon Technologies AG
    Inventors: Martin Standing, Johannes Schoiswohl
  • Publication number: 20160300811
    Abstract: A semiconductor package that includes a conductive can, a power semiconductor device electrically and mechanically attached to the inside surface of the can, and an IC semiconductor device copackaged with the power semiconductor device inside the can.
    Type: Application
    Filed: June 23, 2016
    Publication date: October 13, 2016
    Inventor: Martin Standing
  • Publication number: 20160293550
    Abstract: In one embodiment, a method of fabricating a semiconductor package includes forming a first plurality of die openings on a laminate substrate. The laminate substrate has a front side and an opposite back side. A plurality of first dies is placed within the first plurality of die openings. An integrated spacer is formed around each die of the plurality of first dies. The integrated spacer is disposed in gaps between the laminate substrate and an outer sidewall of each die of the plurality of first dies. The integrated spacer holds the die within the laminate substrate by partially extending over a portion of a top surface of each die of the plurality of first dies. Front side contacts are formed over the front side of the laminate substrate.
    Type: Application
    Filed: March 7, 2016
    Publication date: October 6, 2016
    Inventors: MARTIN STANDING, ANDREW ROBERTS
  • Patent number: 9443798
    Abstract: Representative implementations of devices and techniques provide improved thermal performance of a chip die disposed within a layered printed circuit board (PCB). Passive components may be strategically located on one or more surfaces of the PCB. The passive components may be arranged to conduct heat generated by the chip die away from the chip die.
    Type: Grant
    Filed: October 18, 2012
    Date of Patent: September 13, 2016
    Assignee: Infineon Technologies Austria AG
    Inventors: Martin Standing, Milko Paolucci
  • Patent number: 9418925
    Abstract: In an embodiment, an electronic component includes a dielectric core layer, one or semiconductor dies comprising a first major surface, a first electrode arranged on the first major surface and a second major surface that opposes the first major surface. One or more slots are arranged within the dielectric core layer adjacent the semiconductor die and a redistribution structure electrically couples the first electrode to a component contact pad arranged adjacent the second major surface of the semiconductor die. The semiconductor die is embedded in the dielectric core layer and a portion of the redistribution structure is arranged on side walls of the slot.
    Type: Grant
    Filed: July 7, 2014
    Date of Patent: August 16, 2016
    Assignee: Infineon Technologies Austria AG
    Inventors: Martin Standing, Marcus Pawley
  • Patent number: 9391004
    Abstract: A semiconductor package that includes a conductive can, a power semiconductor device electrically and mechanically attached to the inside surface of the can, and an IC semiconductor device copackaged with the power semiconductor device inside the can.
    Type: Grant
    Filed: May 20, 2015
    Date of Patent: July 12, 2016
    Assignee: Infineon Technologies Americas Corp.
    Inventor: Martin Standing
  • Patent number: 9391003
    Abstract: A semiconductor package that includes a conductive can, a power semiconductor device electrically and mechanically attached to the inside surface of the can, and an IC semiconductor device copackaged with the power semiconductor device inside the can.
    Type: Grant
    Filed: May 19, 2015
    Date of Patent: July 12, 2016
    Assignee: Infineon Technologies Americas Corp.
    Inventor: Martin Standing
  • Publication number: 20160128197
    Abstract: In an embodiment, a method includes arranging a first carrier on a first major surface of a circuit board such that an electronic component arranged on the first carrier is positioned in an aperture in the circuit board and spaced apart from side walls of the aperture, and arranging a second carrier on a second major surface of the circuit board such that the second carrier covers the electronic component and the aperture, the second major surface of the circuit board opposing the first major surface of the circuit board. The electronic component includes a power semiconductor device embedded in a dielectric core layer and at least one contact pad arranged on a first major surface of the dielectric core layer.
    Type: Application
    Filed: November 5, 2014
    Publication date: May 5, 2016
    Inventors: Martin Standing, Andrew Roberts
  • Publication number: 20160126210
    Abstract: In an embodiment, an electronic component includes a power semiconductor device embedded in a dielectric core layer and at least one contact layer protruding from a first side face of the dielectric core layer. The contact layer includes an electrically insulating layer and at least one contact pad arranged on the electrically insulating layer. The at least one contact pad is electrically coupled with the power semiconductor device.
    Type: Application
    Filed: November 5, 2014
    Publication date: May 5, 2016
    Inventors: Martin Standing, Marcus Pawley, Andrew Roberts, Robert Clarke
  • Publication number: 20160128198
    Abstract: In an embodiment, a method includes inserting an electronic component including a power semiconductor device embedded in a dielectric core layer into a slot in a side face of a circuit board. The inserting the electronic component causes one or more electrically conductive contacts on one or more surfaces of the electronic component to electrically couple with one or more corresponding electrical contacts arranged on one or more surfaces of the slot.
    Type: Application
    Filed: November 5, 2014
    Publication date: May 5, 2016
    Inventors: Martin Standing, Marcus Pawley, Andrew Roberts, Robert Clarke
  • Publication number: 20160086881
    Abstract: In an embodiment, an electronic component includes a dielectric core layer having a first major surface, a semiconductor die embedded in the dielectric core layer, and a first conductive layer. The semiconductor die includes a first major surface and at least two conductive fingers arranged on the first major surface which are coupled to a common potential. The first conductive layer is arranged on, and electrically coupled to, the at least two conductive fingers and extends from the at least two conductive fingers over the first major surface of the dielectric core layer.
    Type: Application
    Filed: September 18, 2014
    Publication date: March 24, 2016
    Inventor: Martin Standing