Patents by Inventor Masood Murtuza

Masood Murtuza has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20190115331
    Abstract: Methods, systems, and devices for enabling the use of a special, generic, or standard substrate for similar system SIP assemblies are disclosed. The required customization, which is defined by a system's interconnecting scheme, is done during package assembly by creating appropriate connections using wire bonds on pads that are placed on the substrate and intentionally left open for purpose of customization. The wire bond links can be changed as required for a given system design.
    Type: Application
    Filed: December 12, 2018
    Publication date: April 18, 2019
    Applicant: OCTAVO SYSTEMS LLC
    Inventors: Masood MURTUZA, Gene Alan FRANTZ
  • Publication number: 20190074268
    Abstract: Methods, systems, and devices for enabling the use of SIP subsystems to make a configurable system with desired characteristics and features are provided. A configurable system's unique interconnecting scheme creates appropriate connections between the SIP components and/or subsystems.
    Type: Application
    Filed: September 2, 2016
    Publication date: March 7, 2019
    Applicant: Octavo Systems LLC
    Inventors: Masood MURTUZA, Gene Alan FRANTZ, Neeraj Kumar Reddy DANTU
  • Patent number: 10204890
    Abstract: Methods, systems, and devices for enabling the use of a special, generic, or standard substrate for similar system SIP assemblies are disclosed. The required customization, which is defined by a system's interconnecting scheme, is done during package assembly by creating appropriate connections using wire bonds on pads that are placed on the substrate and intentionally left open for purpose of customization. The wire bond links can be changed as required for a given system design.
    Type: Grant
    Filed: August 13, 2015
    Date of Patent: February 12, 2019
    Assignee: Octavo Systems LLC
    Inventors: Masood Murtuza, Gene Alan Frantz
  • Publication number: 20190027443
    Abstract: Electromagnetic interference (EMI) shielding structures for use inside an electronic system are provided, which allow access for mold compound or cables by using baffle-like features on the shield's sides and/or top, as well as methods for shielding components from EMI, or for containing EMI. The structures block external RF from sensitive components and reduce EMI emission from internal, RF generating components.
    Type: Application
    Filed: July 20, 2018
    Publication date: January 24, 2019
    Applicant: Octavo Systems LLC
    Inventors: Masood MURTUZA, Peter Robert Linder, Gene Alan Frantz
  • Publication number: 20180321313
    Abstract: A power management device and microprocessor within a System-in-Package (SiP) are provided with communication signals externally available as outputs from the SiP so that they can be configured by an external device. Methods for the configuration of SiPs and Power Management Integrated Circuits (PMICs) packaged within a SiP are also provided.
    Type: Application
    Filed: May 8, 2017
    Publication date: November 8, 2018
    Applicant: Octavo Systems LLC
    Inventors: Kevin Michael Troy, Peter Robert Linder, Masood Murtuza, Gene Alan Frantz
  • Publication number: 20170287885
    Abstract: Methods, systems, and devices for enabling the use of a special, generic, or standard substrate for similar system SIP assemblies are disclosed. The required customization, which is defined by a system's interconnecting scheme, is done during package assembly by creating appropriate connections using wire bonds on pads that are placed on the substrate and intentionally left open for purpose of customization. The wire bond links can be changed as required for a given system design.
    Type: Application
    Filed: August 13, 2015
    Publication date: October 5, 2017
    Applicant: Octavo Systems LLC
    Inventors: Masood MURTUZA, Gene Alan FRANTZ
  • Publication number: 20170221871
    Abstract: Systems and processes for flexible and/or low volume product manufacture, including cost effective ways to manufacture low volume system level devices. In one aspect, this disclosure enables the manufacture of a plurality of System in Package (SiP) devices. In one aspect, the devices include one or more of an optical and electrical identifier, corresponding to substrates and/or product designs. The identifiers can be used in the assembly of the devices.
    Type: Application
    Filed: January 31, 2017
    Publication date: August 3, 2017
    Applicant: Octavo Systems LLC
    Inventors: Gregory Michael Sheridan, Gene Alan Frantz, Masood Murtuza, Shankar Jayaraman Panchavati
  • Patent number: 9354138
    Abstract: A fixture for securing at least one test printed circuit board assembly (PCBA) including a PCB having semiconductor devices mounted thereon during vibration or mechanical shock testing. A top plate includes top features including a continuous top outer ring, at least one inner top aperture within the top outer ring, and a plurality of outer top apertures positioned beyond the top outer ring including a top probe access aperture and a threaded aperture. A bottom plate includes bottom features including a bottom continuous outer ring, at least one inner bottom aperture, and plurality of outer bottom apertures including a bottom probe access aperture and table mounting aperture. The threaded apertures accept a fastener that clamps the top plate to the bottom plate for the outer rings to secure a full periphery of the PCB between the top plate and bottom plate.
    Type: Grant
    Filed: July 2, 2013
    Date of Patent: May 31, 2016
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Anthony B. Murphy, Guangneng Zhang, Masood Murtuza
  • Publication number: 20150007662
    Abstract: A fixture for securing at least one test printed circuit board assembly (PCBA) including a PCB having semiconductor devices mounted thereon during vibration or mechanical shock testing. A top plate includes top features including a continuous top outer ring, at least one inner top aperture within the top outer ring, and a plurality of outer top apertures positioned beyond the top outer ring including a top probe access aperture and a threaded aperture. A bottom plate includes bottom features including a bottom continuous outer ring, at least one inner bottom aperture, and plurality of outer bottom apertures including a bottom probe access aperture and table mounting aperture. The threaded apertures accept a fastener that clamps the top plate to the bottom plate for the outer rings to secure a full periphery of the PCB between the top plate and bottom plate.
    Type: Application
    Filed: July 2, 2013
    Publication date: January 8, 2015
    Inventors: ANTHONY B. MURPHY, GUANGNENG ZHANG, MASOOD MURTUZA
  • Publication number: 20140367838
    Abstract: A leadframe that includes a die attachment pad and a lead having a bondwire attach portion with a thickness less than 50% of the thickness of an adjacent portion of the lead. Also a method of forming a leadframe includes forming a lead having a bond wire attach portion with an original thickness and coining the bond wire attach portion to a thickness less than 50% of the original thickness. An integrated circuit package and a method of forming an integrated circuit package are also disclosed.
    Type: Application
    Filed: June 14, 2013
    Publication date: December 18, 2014
    Inventors: Donald Charles Abbott, Masood Murtuza
  • Patent number: 8716068
    Abstract: In fabricating a semiconductor device first layers are formed of sintered bondable and solderable metal on a carrier strip. The first layers are patterned into first pads and second pads. A set of first pads is surrounding each second pad. The first pads are spaced from the second pad by gaps. The patterned layers are formed of agglomerate metal vertically on the first layers of sintered bondable and solderable metal of the first pads and of the second pad. The second layers are formed of sintered bondable and solderable metal vertically on the layers of agglomerate metal of the first pads.
    Type: Grant
    Filed: September 27, 2013
    Date of Patent: May 6, 2014
    Assignee: Texas Instruments Incorporated
    Inventors: Darvin R. Edwards, Siva P. Gurrum, Masood Murtuza, Matthew D. Romig, Kazunori Hayata
  • Publication number: 20140038358
    Abstract: In fabricating a semiconductor device first layers are formed of sintered bondable and solderable metal on a carrier strip. The first layers are patterned into first pads and second pads. A set of first pads is surrounding each second pad. The first pads are spaced from the second pad by gaps. The patterned layers are formed of agglomerate metal vertically on the first layers of sintered bondable and solderable metal of the first pads and of the second pad.
    Type: Application
    Filed: September 27, 2013
    Publication date: February 6, 2014
    Applicant: Texas Instruments Incorporated
    Inventors: Darvin R. Edwards, Siva P. Gurrum, Masood Murtuza, Matthew D. Romig, Kazunori HAYATA
  • Patent number: 8643165
    Abstract: A plastic package (100) in which a semiconductor chip (101) is adhesively (102) attached to a metal stripe (110a) having an agglomerate structure, and electrically connected to bondable and solderable metal stripes (120) having particulate structures; metal stripes (120) are touching metal stripes (110b) of agglomerate structure to form vertical stacks (150); coats of solder (140) are welded to the agglomerate metal stripes (100a and 110b).
    Type: Grant
    Filed: January 17, 2012
    Date of Patent: February 4, 2014
    Assignee: Texas Instruments Incorporated
    Inventors: Darvin R. Edwards, Siva Prakash Gurrum, Masood Murtuza, Matthew D. Romig, Kazunori Hayata
  • Patent number: 8436475
    Abstract: A semiconductor device includes an integrated circuit (IC) die including a substrate, and a plurality of through substrate via (TSV) that extends through the substrate to a protruding integral tip and which is partially covered with a dielectric liner and partially exposed from the dielectric liner. A metal layer is on the bottom surface of the IC die physically connecting the plurality of TSVs and physically and electrically connected to connecting the first metal protruding tips of TSVs.
    Type: Grant
    Filed: April 11, 2012
    Date of Patent: May 7, 2013
    Assignee: Texas Instruments Incorporated
    Inventors: Rajiv Dunne, Gary P. Morrison, Satyendra S. Chauhan, Masood Murtuza, Thomas D. Bonifield
  • Patent number: 8431481
    Abstract: A method of forming a semiconductor device includes an integrated circuit (IC) die which is provided with a substrate with surfaces. At least one through substrate via (TSV) is formed through the substrate to a protruding integral tip that includes sidewalls and a distal end. A metal layer is formed on the bottom surface of the IC die, and the sidewalls and the distal end of the protruding integral tips. Completing fabrication of at least one functional circuit including at least one ground pad on the top surface of the semiconductor, wherein the ground pad is coupled to said TSV.
    Type: Grant
    Filed: April 11, 2012
    Date of Patent: April 30, 2013
    Assignee: Texas Instruments Incorporated
    Inventors: Rajiv Dunne, Gary P. Morrison, Satyendra S. Chauhan, Masood Murtuza, Thomas D. Bonifield
  • Publication number: 20120211889
    Abstract: A plastic package (100) in which a semiconductor chip (101) is adhesively (102) attached to a metal stripe (110a) having an agglomerate structure, and electrically connected to bondable and solderable metal stripes (120) having particulate structures; metal stripes (120) are touching metal stripes (110b) of agglomerate structure to form vertical stacks (150); coats of solder (140) are welded to the agglomerate metal stripes (100a and 110b).
    Type: Application
    Filed: January 17, 2012
    Publication date: August 23, 2012
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Darvin R. EDWARDS, Siva Prakash GURRUM, Masood MURTUZA, Matthew D. ROMIG, Kazunori HAYATA
  • Publication number: 20120202321
    Abstract: A method of forming a semiconductor device includes an integrated circuit (IC) die which is provided with a substrate with surfaces. At least one through substrate via (TSV) is formed through the substrate to a protruding integral tip that includes sidewalls and a distal end. A metal layer is formed on the bottom surface of the IC die, and the sidewalls and the distal end of the protruding integral tips. Completing fabrication of at least one functional circuit including at least one ground pad on the top surface of the semiconductor, wherein the ground pad is coupled to said TSV.
    Type: Application
    Filed: April 11, 2012
    Publication date: August 9, 2012
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Rajiv Dunne, Gary P. Morrison, Satyendra S. Chauhan, Masood Murtuza, Thomas D. Bonifield
  • Publication number: 20120193814
    Abstract: A semiconductor device includes an integrated circuit (IC) die including a substrate, and a plurality of through substrate via (TSV) that extends through the substrate to a protruding integral tip and which is partially covered with a dielectric liner and partially exposed from the dielectric liner. A metal layer is on the bottom surface of the IC die die physically connecting the plurality of TSVs and physically and electrically connected to connecting the first metal protruding tips of TSVs.
    Type: Application
    Filed: April 11, 2012
    Publication date: August 2, 2012
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Rajiv Dunne, Gary P. Morrison, Satyendra S. Chauhan, Masood Murtuza, Thomas D. Bonifield
  • Patent number: 8178976
    Abstract: A semiconductor device includes an integrated circuit (IC) die including a substrate, and at least one through substrate via (TSV) that extends through the substrate to a protruding integral tip that includes sidewalls and a distal end. The protruding integral tip has a tip height between 1 and 50 ?m. A metal layer is on the bottom surface of the IC die, and the sidewalls and the distal end of the protruding integral tips. A semiconductor device can include an IC die that includes TSVs and a package substrate such as a lead-frame, where the IC die includes a metal layer and an electrically conductive die attach adhesive layer, such as a solder filled polymer wherein the solder is arranged in an electrically interconnected network, between the metal layer and the die pad of the lead-frame.
    Type: Grant
    Filed: May 8, 2009
    Date of Patent: May 15, 2012
    Assignee: Texas Instruments Incorporated
    Inventors: Rajiv Dunne, Gary P. Morrison, Satyendra S. Chauhan, Masood Murtuza, Thomas D. Bonifield
  • Patent number: 8154134
    Abstract: A packaged electronic device includes a leadframe including a die pad, a first, second, and third lead pin surrounding the die pad. An IC die is assembled in a face-up configuration on the lead frame. The IC die includes a substrate having an active top surface and a bottom surface, wherein the top surface includes integrated circuitry including an input pad, an output pad, a power supply pad, and a ground pad, and a plurality of through-substrate vias (TSVs) including an electrically conductive filler material and a dielectric liner. The TSVs couple the input pad to the first lead pin, the output pad to the second lead pin, the power supply pad to a third lead pin or a portion of the die pad. A fourth TSV couples pads coupled to the ground node to the die pad or a portion of the die pad for a split die pad.
    Type: Grant
    Filed: May 8, 2009
    Date of Patent: April 10, 2012
    Assignee: Texas Instruments Incorporated
    Inventors: Thomas D. Bonifield, Gary P. Morrison, Rajiv Dunne, Satyendra S. Chauhan, Masood Murtuza