Patents by Inventor Mel Bazes
Mel Bazes has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 8810320Abstract: In a circuit having a runaway detector coupled to a phase-locked loop (PLL), the PLL may include a loop filter to receive a control voltage within the PLL and provide a filtered control voltage and a voltage-controlled oscillator to receive the filtered control voltage and provide an output clock signal. The runaway detector may provide a control signal for adjusting the filtered control voltage in response to a predetermined PLL condition. The runaway detector may include a comparator to receive a first and second input voltages, where the second input voltage is based on the output clock signal. When the predetermined PLL condition exists, the runaway detector may be active to adjust the filtered control voltage, thereby enabling the PLL to return to a lock condition.Type: GrantFiled: November 18, 2010Date of Patent: August 19, 2014Assignee: Marvell Israel (M.I.S.L)Inventor: Mel Bazes
-
Patent number: 8729942Abstract: Some of the embodiments of the present disclosure provide a D-type flip-flop, comprising a first latch configured to generate a sample enable signal, based on logical states of an input signal, and generate a sampled signal, based on logical states of the input signal and the sample enable signal; and a second latch configured to generate an output signal responsively to the sampled signal. Other embodiments are also described and claimed.Type: GrantFiled: November 20, 2013Date of Patent: May 20, 2014Assignee: Marvell Israel (M.I.S.L.) Ltd.Inventor: Mel Bazes
-
Publication number: 20140077853Abstract: Some of the embodiments of the present disclosure provide a D-type flip-flop, comprising a first latch configured to generate a sample enable signal, based on logical states of an input signal, and generate a sampled signal, based on logical states of the input signal and the sample enable signal; and a second latch configured to generate an output signal responsively to the sampled signal. Other embodiments are also described and claimed.Type: ApplicationFiled: November 20, 2013Publication date: March 20, 2014Applicant: Marvell Israel (M.I.S.L) Ltd.Inventor: Mel Bazes
-
Patent number: 8624646Abstract: Aspects of the disclosure provide an integrated circuit. The integrated circuit includes a signal generation circuit. The signal generation circuit is configured to generate a first output signal and a second output signal in response to a reference signal. The first output signal and the second output signal are a pair of complementary signals. The first output signal has first transitions of a first polarity and second transitions of a second polarity. The second output signal has third transitions of the second polarity that are simultaneous to the first transitions in the first output signal and has fourth transitions of the first polarity non-simultaneously corresponding to the second transitions in the first output signal.Type: GrantFiled: September 13, 2011Date of Patent: January 7, 2014Assignee: Marvell Israel (M.I.S.L) Ltd.Inventor: Mel Bazes
-
Patent number: 8593193Abstract: Some of the embodiments of the present disclosure provide a D type flip-flop, comprising a first sampling module configured to sample an input signal while the input signal is at a low logical value; a second sampling module configured to sample the input signal while the input signal is at a high logical value; and a latch configured to logically generate an output signal responsively to the sampling of the input signal by the first sampling module and by the second sampling module. Other embodiments are also described and claimed.Type: GrantFiled: August 24, 2011Date of Patent: November 26, 2013Assignee: Marvell Israel (M.I.S.L) Ltd.Inventor: Mel Bazes
-
Patent number: 8593194Abstract: Some of the embodiments of the present disclosure provide a D-type flip-flop, comprising a first latch configured to generate a sample enable signal, based on logical states of an input signal, and generate a sampled signal, based on logical states of the input signal and the sample enable signal; and a second latch configured to generate an output signal responsively to the sampled signal. Other embodiments are also described and claimed.Type: GrantFiled: November 18, 2011Date of Patent: November 26, 2013Assignee: Marvell Israel (M.I.S.L) Ltd.Inventor: Mel Bazes
-
Publication number: 20120133408Abstract: Some of the embodiments of the present disclosure provide a D-type flip-flop, comprising a first latch configured to generate a sample enable signal, based on logical states of an input signal, and generate a sampled signal, based on logical states of the input signal and the sample enable signal; and a second latch configured to generate an output signal responsively to the sampled signal. Other embodiments are also described and claimed.Type: ApplicationFiled: November 18, 2011Publication date: May 31, 2012Inventor: Mel Bazes
-
Patent number: 8044692Abstract: The present disclosure provides for a processor that can include digital processing circuitry that receives a digital clock signal from a supply regulated phase locked loop. The supply regulated phase locked loop can include a voltage controlled oscillator that can output an analog signal and a level restorer that can receive the analog signal from the voltage controlled oscillator and can translate the analog output into a digital signal that corresponds to an analog output of the voltage controlled oscillator. The supply regulated phase locked loop can receive an analog input having an input voltage that is within a range of acceptable input voltages. The supply regulated phase locked loop can also be configured to generate the digital output signal, such that the range of acceptable input voltages includes voltage values that are greater than and less than the output voltage.Type: GrantFiled: September 21, 2010Date of Patent: October 25, 2011Assignee: Marvel Israel (M.I.S.L.) Ltd.Inventor: Mel Bazes
-
Patent number: 8030975Abstract: A frequency divider includes a first frequency divider stage coupled to a clock signal and operative to generate a first frequency divided signal. A second frequency divider stage is coupled to the clock signal and to the first frequency divider stage and is operative to generate a second frequency divided signal. A third frequency divider stage is coupled to the clock signal and to the second frequency divider stage and is configured to generate a third frequency divided signal using only i) the clock signal and ii) the second frequency divided signal so that any transition of the third frequency divided signal occurs at an edge of the clock signal at which the second frequency divided signal does not transition.Type: GrantFiled: September 20, 2010Date of Patent: October 4, 2011Assignee: Marvell Israel (M.I.S.L) Ltd.Inventor: Mel Bazes
-
Patent number: 7888990Abstract: A phase locked loop with a charge pump circuit has increased stability and phase margin. The charge pump circuit feeds back its voltage output to generate a reference current. In one embodiment, the charge pump circuit comprises a current generator responsive to a charge voltage that has been output from the charge pump. The current generator generates a reference current based on the charge voltage and a supply voltage. The reference current may comprise a bootstrap current and an auxiliary current. The charge pump circuit also comprises a current mirror that generates a source current and a sink current that are substantially the same as the reference current. The charge pump circuit further comprises a charge voltage generator to generate the charge voltage based on the source current and the sink current. A related method is also disclosed. Other embodiments are provided, and each of the embodiments can be used alone or in combination with one another.Type: GrantFiled: July 6, 2009Date of Patent: February 15, 2011Assignee: Marvell Israel (M.I.S.L.) Ltd.Inventor: Mel Bazes
-
Publication number: 20110006816Abstract: In a method for dividing a frequency of a clock signal, a first frequency divided signal is generated based on a clock signal. Rising edges in the first frequency divided signal are detected. Alternatively, falling edges in the first frequency divided signal are detected. An edge detection signal that includes a pulse for each detected edge is generated. A second frequency divided signal is generated based on the edge detection signal.Type: ApplicationFiled: September 20, 2010Publication date: January 13, 2011Inventor: Mel Bazes
-
Publication number: 20110006819Abstract: The present disclosure provides for a processor that can include digital processing circuitry that receives a digital clock signal from a supply regulated phase locked loop. The supply regulated phase locked loop can include a voltage controlled oscillator that can output an analog signal and a level restorer that can receive the analog signal from the voltage controlled oscillator and can translate the analog output into a digital signal that corresponds to an analog output of the voltage controlled oscillator. The supply regulated phase locked loop can receive an analog input having an input voltage that is within a range of acceptable input voltages. The supply regulated phase locked loop can also be configured to generate the digital output signal, such that the range of acceptable input voltages includes voltage values that are greater than and less than the output voltage.Type: ApplicationFiled: September 21, 2010Publication date: January 13, 2011Inventor: Mel BAZES
-
Patent number: 7843247Abstract: The disclosed technology provides a method of and an apparatus for voltage level shifting. A voltage level shifter includes two level shifting circuits and a differential amplifier. The differential amplifier forms a feedback loop with one level shifting circuit. The feedback loop controls the level shifting operation of both level shifting circuits. The differential amplifier can operate to provide a control signal that causes a level-shifted signal in the feedback loop to match a target signal. The two level shifting circuits can perform their level shifting operation based on the control signal.Type: GrantFiled: July 20, 2009Date of Patent: November 30, 2010Assignee: Marvell Israel (M.I.S.L.) Ltd.Inventor: Mel Bazes
-
Patent number: 7839220Abstract: In a circuit having a runaway detector coupled to a phase-locked loop (PLL), the PLL may include a loop filter to receive a control voltage within the PLL and provide a filtered control voltage and a voltage-controlled oscillator to receive the filtered control voltage and provide an output clock signal. The runaway detector may provide a control signal for adjusting the filtered control voltage in response to a predetermined PLL condition. The runaway detector may include a comparator to receive a first and second input voltages, where the second input voltage is based on the output clock signal. When the predetermined PLL condition exists, the runaway detector may be active to adjust the filtered control voltage, thereby enabling the PLL to return to a lock condition.Type: GrantFiled: May 2, 2007Date of Patent: November 23, 2010Assignee: Marvell Israel (M. I. S. L.) Ltd.Inventor: Mel Bazes
-
Patent number: 7804341Abstract: The present disclosure provides for a processor that can include digital processing circuitry that receives a digital clock signal from a supply regulated phase locked loop. The supply regulated phase locked loop can include a voltage controlled oscillator that can output an analog signal and a level restorer that can receive the analog signal from the voltage controlled oscillator and can translate the analog output into a digital signal that corresponds to an analog output of the voltage controlled oscillator. The supply regulated phase locked loop can receive an analog input having an input voltage that is within a range of acceptable input voltages. The supply regulated phase locked loop can also be configured to generate the digital output signal, such that the range of acceptable input voltages includes voltage values that are greater than and less than the output voltage.Type: GrantFiled: April 2, 2008Date of Patent: September 28, 2010Assignee: Marvell Israel (MISL) Ltd.Inventor: Mel Bazes
-
Patent number: 7800417Abstract: In a method for dividing a frequency of a clock signal, a first frequency divided signal is generated based on a clock signal. Rising edges in the first frequency divided signal are detected. Alternatively, falling edges in the first frequency divided signal are detected. An edge detection signal that includes a pulse for each detected edge is generated. A second frequency divided signal is generated based on the edge detection signal.Type: GrantFiled: April 26, 2007Date of Patent: September 21, 2010Assignee: Marvell Israel (M.I.S.L.) Ltd.Inventor: Mel Bazes
-
Patent number: 7791379Abstract: A CMOS comparator having a high-speed reduced-output-swing is provided. The high-speed reduced-output-swing comparator may have a fully complementary CMOS design, be self-biased, and have a rail-to-rail input common-mode range. The self-biasing scheme yields a robust comparator with a low sensitivity to temperature, processing variations, supply-voltage variations, and common-mode input voltages. The fully-complementary design leads to a physically small device with low power consumption. The rail-to-rail input common-mode range leads to a versatile comparator which may take a wide range of inputs. The high-speed reduced-output-swing allows for a quick output response to changes in the input.Type: GrantFiled: August 26, 2009Date of Patent: September 7, 2010Assignee: Marvell Israel (M.I.S.L.) Ltd.Inventor: Mel Bazes
-
Patent number: 7598777Abstract: A CMOS comparator having a high-speed reduced-output-swing is provided. The high-speed reduced-output-swing comparator may have a fully complementary CMOS design, be self-biased, and have a rail-to-rail input common-mode range. The self-biasing scheme yields a robust comparator with a low sensitivity to temperature, processing variations, supply-voltage variations, and common-mode input voltages. The fully-complementary design leads to a physically small device with low power consumption. The rail-to-rail input common-mode range leads to a versatile comparator which may take a wide range of inputs. The high-speed reduced-output-swing allows for a quick output response to changes in the input.Type: GrantFiled: March 20, 2007Date of Patent: October 6, 2009Assignee: Marvell Israel (M.I.S.L.) Ltd.Inventor: Mel Bazes
-
Patent number: 7557625Abstract: A phase locked loop with a charge pump circuit has increased stability and phase margin. The charge pump circuit feeds back its voltage output to generate a reference current. In one embodiment, the charge pump circuit comprises a current generator responsive to a charge voltage that has been output from the charge pump. The current generator generates a reference current based on the charge voltage and a supply voltage. The reference current may comprise a bootstrap current and an auxiliary current. The charge pump circuit also comprises a current mirror that generates a source current and a sink current that are substantially the same as the reference current. The charge pump circuit further comprises a charge voltage generator to generate the charge voltage based on the source current and the sink current. A related method is also disclosed. Other embodiments are provided, and each of the embodiments can be used alone or in combination with one another.Type: GrantFiled: November 19, 2007Date of Patent: July 7, 2009Assignee: Marvell Israel (M.I.S.L.) Ltd.Inventor: Mel Bazes
-
Publication number: 20080246525Abstract: The present disclosure provides for a processor that can include digital processing circuitry that receives a digital clock signal from a supply regulated phase locked loop. The supply regulated phase locked loop can include a voltage controlled oscillator that can output an analog signal and a level restorer that can receive the analog signal from the voltage controlled oscillator and can translate the analog output into a digital signal that corresponds to an analog output of the voltage controlled oscillator. The supply regulated phase locked loop can receive an analog input having an input voltage that is within a range of acceptable input voltages. The supply regulated phase locked loop can also be configured to generate the digital output signal, such that the range of acceptable input voltages includes voltage values that are greater than and less than the output voltage.Type: ApplicationFiled: April 2, 2008Publication date: October 9, 2008Inventor: Mel BAZES