Patents by Inventor Ming-Hua Yu

Ming-Hua Yu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20250234610
    Abstract: Methods of forming a low-resistance source/drain feature for a multi-gate device are provided. A example method includes forming a fin-shaped structure that includes a plurality of channel layers interleaved by a plurality of sacrificial layers, recessing a source/drain region of the fin-shaped structure to form a source/drain recess, selectively and partially recessing sidewalls of the plurality of sacrificial layers to form inner spacer recesses, forming inner spacers in the inner spacer recesses, forming a bottom dielectric layer over the substrate, depositing a first epitaxial layer over the inner spacers and the sidewalls of the plurality of the channel layers, performing a thermal treatment to reshape the first epitaxial layer, after the performing of the thermal treatment, depositing a second epitaxial layer over the first epitaxial layer. The first epitaxial layer includes germanium and the second epitaxial layer is free of germanium.
    Type: Application
    Filed: May 6, 2024
    Publication date: July 17, 2025
    Inventors: Wei-Min Liu, Cheng-Yen Wen, Ming-Hua Yu, Chii-Horng Li
  • Publication number: 20250234611
    Abstract: The present disclosure describes a semiconductor device having a source/drain (S/D) structure with a void. The semiconductor device includes a stack of semiconductor layers on a substrate, a gate structure surrounding the stack of semiconductor layers, and a S/D structure on the substrate and in contact with the stack of semiconductor layers. The S/D structure includes a void below a top surface of the S/D structure.
    Type: Application
    Filed: July 3, 2024
    Publication date: July 17, 2025
    Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Tsz-Mei KWOK, Wei Hao LU, Cheng-Yen WEN, Ming-Hua YU, Chii-Horng LI
  • Patent number: 12363993
    Abstract: A semiconductor device includes a substrate, first and second fins over the substrate and extending upwardly in a first direction, an epitaxial material comprising a first portion, a second portion, and a third portion, and a conductive feature in contact with the epitaxial material. The first portion is located on the first fin, the second portion is located on the second fin, and the third portion is connected to the first and second portions. The third portion has a bottom surface bended upwardly with an apex located between the first and second fins. In a cross-sectional plane perpendicular to a lengthwise direction of the first and second fins, the bottom surface has a first straight line and a second straight line intersecting at the apex.
    Type: Grant
    Filed: February 19, 2024
    Date of Patent: July 15, 2025
    Inventors: Yi-Jing Lee, Jeng-Wei Yu, Li-Wei Chou, Tsz-Mei Kwok, Ming-Hua Yu
  • Publication number: 20250212455
    Abstract: A semiconductor device includes a substrate. Semiconductor layers are stacked one above another over the substrate. A gate structure wraps around each of the semiconductor layers. Epitaxial layers are over the substrate and in contact with opposite ends of a bottommost one of the semiconductor layers. Source/drain epitaxial structures are over and in contact with the epitaxial layers, respectively. Dielectric structures vertically between the epitaxial layers and the respective source/drain epitaxial structures, respectively.
    Type: Application
    Filed: December 21, 2023
    Publication date: June 26, 2025
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Cheng-Wei LIU, Ji-Yin TSAI, Ming-Hua YU, Chii-Horng LI
  • Publication number: 20250201568
    Abstract: A method for manufacturing a semiconductor device is provided. The method includes etching a source/drain recess in a semiconductor substrate and performing an epitaxy process to form a source/drain epitaxial structure in the source/drain recess. The epitaxy process comprises a plurality of cycles, each of the cycles comprises depositing a semiconductor material by introducing a plasma-phase precursor and a gas-phase precursor to the semiconductor substrate.
    Type: Application
    Filed: January 3, 2024
    Publication date: June 19, 2025
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Tsz-Mei KWOK, Ming-Hua YU, Chii-Horng LI
  • Publication number: 20250174461
    Abstract: A method includes forming a plurality of semiconductor regions on a wafer, placing the wafer in an etching chamber, globally heating the wafer using a heating source, and projecting a laser beam on the wafer. When the wafer is heated by both of the heating source and the laser beam, the plurality of semiconductor regions on the wafer are etched.
    Type: Application
    Filed: January 23, 2025
    Publication date: May 29, 2025
    Inventors: Han-Yu Tang, Ming-Hua Yu, Yee-Chia Yeo
  • Publication number: 20250151358
    Abstract: Method for forming semiconductor device structure includes forming a sacrificial layer between first and second stacks of layers, the first stack of layers comprises first and second semiconductor layers alternatingly stacked, and the second stack of layers comprises third and fourth semiconductor layers alternatingly stacked, wherein the sacrificial layer comprises a semiconductor metal oxide, forming a sacrificial gate structure over portion of the second stack of layers, removing portions of the first and second stack of layers not covered by the sacrificial gate structure, removing the sacrificial layer to form cavity, filling the cavity with a dielectric to form an isolation layer, and forming first and second source/drain features on opposing sides of sacrificial gate structure, wherein the first source/drain feature is disposed below the second source/drain feature, and the first and second source/drain features are in contact with the isolation layer, first semiconductor layers, and third semiconducto
    Type: Application
    Filed: March 28, 2024
    Publication date: May 8, 2025
    Inventors: Zheng Hui LIM, Ji-Yin TSAI, Ming-Hua YU, Chii-Horng LI
  • Publication number: 20250126836
    Abstract: The present disclosure describes a semiconductor device having a source/drain structure with a dopant cluster. The semiconductor device includes a channel structure on a substrate and a source/drain structure on the substrate and adjacent to the channel structure. The source/drain structure includes a first epitaxial layer on the substrate, a second epitaxial layer on the first epitaxial layer and sidewalls of the channel structure, and a third epitaxial layer on the second epitaxial layer. The second epitaxial layer includes a cluster of a dopant extending along a direction of the channel structure.
    Type: Application
    Filed: January 4, 2024
    Publication date: April 17, 2025
    Applicant: Taiwan Semiconductor Manufacturing Company. Ltd.
    Inventors: Yan-Ting LIN, Chien-I Kuo, Ming-Hua Yu, Chii-Horng Li
  • Patent number: 12266687
    Abstract: A method includes forming a fin protruding from a substrate; forming an isolation region surrounding the fin; forming a gate structure extending over the fin and the isolation region; etching the fin adjacent the gate structure to form a recess; forming a source/drain region in the recess, including performing a first epitaxial process to grow a first semiconductor material in the recess, wherein the first epitaxial process preferentially forms facet planes of a first crystalline orientation; and performing a second epitaxial process to grow a second semiconductor material on the first semiconductor material, wherein the second epitaxial process preferentially forms facet planes of a second crystalline orientation, wherein a top surface of the second semiconductor material is above a top surface of the fin; and forming a source/drain contact on the source/drain region.
    Type: Grant
    Filed: February 11, 2022
    Date of Patent: April 1, 2025
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Che-Yu Lin, Ming-Hua Yu, Yee-Chia Yeo
  • Publication number: 20250089340
    Abstract: A semiconductor device and the method of forming the same are provided. The semiconductor device may comprise a first plurality of nanostructures, a second plurality of nanostructures over a substrate, a first gate stack extending between the nanostructures of the first plurality of nanostructures, a second gate stack extending between the nanostructures of the second plurality of nanostructures, a first source/drain region in contact with a first nanostructure of the first plurality of nanostructures, a second source/drain region in contact with a first nanostructure of the second plurality of nanostructures, wherein the second source/drain region may be separated from the first source/drain region, a silicide layer between the first source/drain region and the second source/drain region, and an isolation layer between the silicide layer and the substrate.
    Type: Application
    Filed: January 10, 2024
    Publication date: March 13, 2025
    Inventors: Jet-Rung Chang, Ming-Hua Yu, Yi-Fang Pai
  • Publication number: 20250081520
    Abstract: Embodiments with present disclosure provides a gate-all-around FET device including a patterned or lowered bottom dielectric layer. The bottom dielectric layer prevents the subsequently formed epitaxial source/drain region from volume loss and induces compressive strain in the channel region to prevent strain loss and channel resistance degradation.
    Type: Application
    Filed: January 5, 2024
    Publication date: March 6, 2025
    Inventors: Chien-Chia Cheng, Che-Yu Lin, Chih-Chiang Chang, Ming-Hua Yu, Chii-Horng Li
  • Publication number: 20250081557
    Abstract: A semiconductor device and a method of fabricating the semiconductor device are disclosed. The semiconductor device includes a substrate, first and second nanostructured channel regions disposed on the substrate, a gate structure surrounding the first and second nanostructured channel regions, an inner gate spacer disposed along a sidewall of the gate structure and between the first and second nanostructured channel regions, and a source/drain (S/D) region. The S/D region includes an epitaxial liner disposed along sidewalls of the first and second nanostructured channel regions and the inner gate spacer and a germanium-based epitaxial region disposed on the epitaxial liner. The semiconductor further includes an isolation structure disposed between the germanium-based epitaxial region and the substrate.
    Type: Application
    Filed: January 4, 2024
    Publication date: March 6, 2025
    Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Chien-Wei LEE, Chien-I KUO, Ming-Hua YU
  • Publication number: 20250081529
    Abstract: Embodiments with present disclosure provides a gate-all-around FET device including extended bottom inner spacers. The extended bottom inner prevents the subsequently formed epitaxial source/drain region from volume loss and induces compressive strain in the channel region to prevent strain loss and channel resistance degradation.
    Type: Application
    Filed: March 1, 2024
    Publication date: March 6, 2025
    Inventors: Chien-Chia CHENG, Chih-Chiang CHANG, Ming-Hua YU, Chii-Horng LI, Chung-Ting KO, Sung-En LIN, Chih-Shan CHEN, De-Fang CHEN
  • Patent number: 12243745
    Abstract: A method includes forming a plurality of semiconductor regions on a wafer, placing the wafer in an etching chamber, globally heating the wafer using a heating source, and projecting a laser beam on the wafer. When the wafer is heated by both of the heating source and the laser beam, the plurality of semiconductor regions on the wafer are etched.
    Type: Grant
    Filed: March 29, 2022
    Date of Patent: March 4, 2025
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Han-Yu Tang, Ming-Hua Yu, Yee-Chia Yeo
  • Publication number: 20250062139
    Abstract: Embodiments of the present disclosure provide a furnace for semiconductor processing that includes an inner tube defining a reaction chamber and including a sidewall defined along a longitudinal axis of the inner tube and including one or more slits defined through the sidewall in a radial direction with respect to the longitudinal axis. The one or more slits include at least one of a first slit with a width in a range between 10 mm and 100 mm, or a plurality of separate slits with a total number in a range between 2 and 15. The inner tube includes a closed end substantially enclosing the reaction chamber and an open end opposite the closed end with respect to the longitudinal axis. The reaction chamber is configured to be loaded with one or more semiconductor wafers via the open end.
    Type: Application
    Filed: August 17, 2023
    Publication date: February 20, 2025
    Inventors: De-Wei YU, Chien-Chia CHENG, Ming-Hua YU, Hsueh-Chang SUNG, Chii-Horng LI
  • Publication number: 20250022957
    Abstract: The present disclosure provides a semiconductor device and a method of forming the same. A method according one embodiment of the present disclosure include forming a stack over a substrate, forming a fin-shape structure from patterning the stack and the substrate, recessing the fin-shape structure to form a source/drain trench, depositing a dielectric film in the source/drain trench with a top surface below a top surface of the substrate in the fin-shape structure, and forming an epitaxial feature over the dielectric film. A bottom surface of the epitaxial feature is below the top surface of the substrate in the fin-shape structure.
    Type: Application
    Filed: October 23, 2023
    Publication date: January 16, 2025
    Inventors: Che-Yu Lin, Chien-Chia Cheng, Chih-Chiang Chang, Chien-I Kuo, Ming-Hua Yu, Chii-Horng Li, Syun-Ming Jang, Wei-Jen Lo
  • Publication number: 20240395867
    Abstract: A method includes forming a fin protruding from a substrate; forming an isolation region surrounding the fin; forming a gate structure extending over the fin and the isolation region; etching the fin adjacent the gate structure to form a recess; forming a source/drain region in the recess, including performing a first epitaxial process to grow a first semiconductor material in the recess, wherein the first epitaxial process preferentially forms facet planes of a first crystalline orientation; and performing a second epitaxial process to grow a second semiconductor material on the first semiconductor material, wherein the second epitaxial process preferentially forms facet planes of a second crystalline orientation, wherein a top surface of the second semiconductor material is above a top surface of the fin; and forming a source/drain contact on the source/drain region.
    Type: Application
    Filed: July 31, 2024
    Publication date: November 28, 2024
    Inventors: Che-Yu Lin, Ming-Hua Yu, Yee-Chia Yeo
  • Publication number: 20240397692
    Abstract: A device includes a semiconductor channel region over a substrate, a shallow trench isolation (STI) region in the substrate, a gate structure over the semiconductor channel region. The semiconductor channel region has a channel top higher than a top surface of the STI region by a first height. The device further includes a first source/drain epitaxy structure and a second source/drain epitaxy structure respectively at opposite sides of the gate structure, and a first dielectric fin sidewall structure and a second dielectric fin sidewall structure on opposite sides of the first source/drain epitaxy structure, respectively. A top of the first dielectric fin sidewall structure is higher than the top surface of the STI region by a second height. The second height is at most half the first height.
    Type: Application
    Filed: July 31, 2024
    Publication date: November 28, 2024
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Yi-Jing LEE, Tsz-Mei KWOK, Ming-Hua YU, Kun-Mu LI
  • Patent number: 12154974
    Abstract: A method includes forming a first semiconductor fin and a second semiconductor fin in an n-type Fin Field-Effect (FinFET) region and a p-type FinFET region, respectively, forming a first dielectric fin and a second dielectric fin in the n-type FinFET region and the p-type FinFET region, respectively, forming a first epitaxy mask to cover the second semiconductor fin and the second dielectric fin, performing a first epitaxy process to form an n-type epitaxy region based on the first semiconductor fin, removing the first epitaxy mask, forming a second epitaxy mask to cover the n-type epitaxy region and the first dielectric fin, performing a second epitaxy process to form a p-type epitaxy region based on the second semiconductor fin, and removing the second epitaxy mask. After the second epitaxy mask is removed, a portion of the second epitaxy mask is left on the first dielectric fin.
    Type: Grant
    Filed: November 28, 2023
    Date of Patent: November 26, 2024
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Chih-Chiang Chang, Ming-Hua Yu, Li-Li Su
  • Publication number: 20240387702
    Abstract: A method includes forming a first semiconductor fin and a second semiconductor fin in an n-type Fin Field-Effect (FinFET) region and a p-type FinFET region, respectively, forming a first dielectric fin and a second dielectric fin in the n-type FinFET region and the p-type FinFET region, respectively, forming a first epitaxy mask to cover the second semiconductor fin and the second dielectric fin, performing a first epitaxy process to form an n-type epitaxy region based on the first semiconductor fin, removing the first epitaxy mask, forming a second epitaxy mask to cover the n-type epitaxy region and the first dielectric fin, performing a second epitaxy process to form a p-type epitaxy region based on the second semiconductor fin, and removing the second epitaxy mask. After the second epitaxy mask is removed, a portion of the second epitaxy mask is left on the first dielectric fin.
    Type: Application
    Filed: July 30, 2024
    Publication date: November 21, 2024
    Inventors: Chih-Chiang Chang, Ming-Hua Yu, Li-Li Su