Patents by Inventor Naotaka Tanaka

Naotaka Tanaka has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5837567
    Abstract: A lead frame for use with a plastic encapsulated semiconductor device includes a tab on which the semiconductor chip is mounted, chip pad supporting leads, inner leads to be electrically coupled with the semiconductor chip, outer leads formed in a monoblock structure together with the inner leads, and a frame for supporting the chip pad supporting leads and outer leads. In the lead frame, there is disposed a dam member only between the outer leads. Alternatively, dummy outer leads are formed between the frame and leads adjacent thereto so as to connect the dummy leads to the outer leads by the dam member. The frame is removed after the semiconductor device is assembled.
    Type: Grant
    Filed: March 31, 1997
    Date of Patent: November 17, 1998
    Assignee: Hitachi, Ltd.
    Inventors: Naotaka Tanaka, Akihiro Yaguchi, Makoto Kitano, Tatsuya Nagata, Tetsuo Kumazawa, Atsushi Nakamura, Hiromichi Suzuki, Masayoshi Tsugane
  • Patent number: 5698790
    Abstract: A method for measuring an adhesion strength of a resin material which is capable of accurately and readily measuring a universal adhesion strength independent of dimensions and shapes of specimen. A delamination portion is partially formed between a resin and an adherend material. Loads in two different directions are applied to an adhering interface such that opposed shear stresses are generated. As a result, a true adhering strength can be obtained from an apparent delamination propagating strength in each case.
    Type: Grant
    Filed: May 7, 1996
    Date of Patent: December 16, 1997
    Assignee: Hitachi, Ltd.
    Inventors: Asao Nishimura, Naotaka Tanaka, Isao Hirose
  • Patent number: 5637914
    Abstract: A lead frame for use with a plastic encapsulated semiconductor device includes a tab on which the semiconductor chip is mounted, chip pad supporting leads, inner leads to be electrically coupled with the semiconductor chip, outer leads formed in a monoblock structure together with the inner leads, and a frame for supporting the chip pad supporting leads and outer leads. In the lead frame, there is disposed a dam member only between the outer leads. Alternatively, dummy outer leads are formed between the frame and leads adjacent thereto so as to connect the dummy leads to the outer leads by the dam member. The frame is removed after the semiconductor device is assembled.
    Type: Grant
    Filed: May 10, 1995
    Date of Patent: June 10, 1997
    Assignee: Hitachi, Ltd.
    Inventors: Naotaka Tanaka, Akihiro Yaguchi, Makoto Kitano, Tatsuya Nagata, Tetsuo Kumazawa, Atsushi Nakamura, Hiromichi Suzuki, Masayoshi Tsugane
  • Patent number: 5608265
    Abstract: A semiconductor device, provided in a plastic encapsulated package, having a semiconductor chip, a lead and a member for electrically connecting them together. The semiconductor device has one or more first holes respectively extending from one surface of the package to a first side of the lead which is provided inside of the package, and has one or more second holes formed which are aligned with the first holes, respectively, in a manner such that each second hole is extended from the opposing surface of the package to a corresponding location on a second side of the lead and is aligned with a corresponding, opposing first hole, in the package, extending to the first side of the lead. These holes are provided as a plurality of sets of individual pairs of aligned holes respectively extending inwardly, from opposing surfaces of the package, to opposite sides of the corresponding leads.
    Type: Grant
    Filed: March 9, 1994
    Date of Patent: March 4, 1997
    Assignee: Hitachi, Ltd.
    Inventors: Makoto Kitano, Asao Nishimura, Akihiro Yaguchi, Nae Yoneda, Ryuji Kohno, Naotaka Tanaka, Tetsuo Kumazawa
  • Patent number: 5569960
    Abstract: An electronic component unit is provided with two electronic components which are disposed in parallel with each other and each of which has an internal electric circuit therein. Electrode pads are provided on the opposed surfaces of the two electronic components and are electrically connected to the internal electric circuits. The pads on one of the electronic components are respectively electrically and mechanically connected to the corresponding pads on the other electronic component by solder bumps. The areas of the pads increase or decrease stepwise in the direction from the central portions toward the outer peripheral edges of the two electronic components, while the volumes of the solder bumps are constant. Alternatively, the volumes of the solder bumps decrease or increase in the direction from the central portions toward the outer peripheral edges of the two electronic components, while the areas of all pads are constant.
    Type: Grant
    Filed: May 10, 1995
    Date of Patent: October 29, 1996
    Assignee: Hitachi, Ltd.
    Inventors: Tetsuo Kumazawa, Makoto Kitano, Akihiro Yaguchi, Ryuji Kohno, Naotaka Tanaka, Nae Yoneda, Ichiro Anjoh
  • Patent number: 5537884
    Abstract: A method for measuring an adhesion strength of a resin material which is capable of accurately and readily measuring a universal adhesion strength independent of dimensions and shapes of specimen. A delamination portion is partially formed between a resin and an adherend material. Loads in two different directions are applied to an adhering interface such that opposed shear stresses are generated. As a result, a true adhering strength can be obtained from an apparent delamination propagating strength in each case.
    Type: Grant
    Filed: August 8, 1994
    Date of Patent: July 23, 1996
    Assignee: Hitachi, Ltd.
    Inventors: Asao Nishimura, Naotaka Tanaka, Isao Hirose
  • Patent number: 5359899
    Abstract: A method for measuring an adhesion strength of a resin material which is capable of accurately and readily measuring a universal adhesion strength independent of dimensions and shapes of specimen. A delamination portion is partially formed between a resin and an adherend material. Loads in two different directions are applied to an adhering interface such that opposed shear stresses are generated. As a result, a true adhering strength can be obtained from an apparent delamination propagating strength in each case.
    Type: Grant
    Filed: May 18, 1993
    Date of Patent: November 1, 1994
    Assignee: Hitachi Ltd.
    Inventors: Asao Nishimura, Naotaka Tanaka, Isao Hirose