Patents by Inventor Norio Okada

Norio Okada has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20040099956
    Abstract: A wiring structure includes a first wiring having a first wiring width, and a second wiring formed in the same layer as a layer in which the first wiring is formed, and having a second wiring width greater than the first wiring width. The second wiring is electrically connected to the first wiring. Both of the first and second wirings are composed of copper or an alloy predominantly containing copper therein. The first and second wirings have the same thickness as each other. A ratio of an area of the second wiring to an area of the first wiring is N:1 where N is equal to or greater than 2,000 and equal to or smaller than 200,000,000 (2,000≦N≦200,000,000).
    Type: Application
    Filed: November 10, 2003
    Publication date: May 27, 2004
    Applicant: NEC CORPORATION
    Inventors: Yoshihisa Matsubara, Norio Okada
  • Publication number: 20040046231
    Abstract: A fuse used for redundancy function in a semiconductor device includes a pair of fuse terminals formed as a common layer with top interconnect lines by using a damascene technique, and a fuse element made of refractive metal and bridging the fuse terminals. The fuse element is formed as a common layer with the protective cover films covering the interconnect lines.
    Type: Application
    Filed: September 11, 2003
    Publication date: March 11, 2004
    Inventor: Norio Okada
  • Publication number: 20040000719
    Abstract: A semiconductor apparatus includes an under layer, a first insulating layer and a first conductive portion. The under layer is formed above a substrate. The first insulating layer is formed on the under layer. The first conductive portion is formed in a first concave portion which passes through the first insulating layer to the under layer. The first conductive portion includes a first barrier metal layer and a first metal portion. The first barrier metal layer is formed on a side wall and a bottom surface of the first concave portion. The first metal portion is formed on the first barrier metal layer such that the rest of the first concave portion is filled with the first metal portion. The first metal portion includes a first alloy including copper and aluminium.
    Type: Application
    Filed: June 27, 2003
    Publication date: January 1, 2004
    Applicant: NEC Electronics Corporation
    Inventors: Yoshihisa Matsubara, Masahiro Komuro, Manabu Iguchi, Takahiro Onodera, Norio Okada
  • Publication number: 20030205787
    Abstract: A fuse used for redundancy function in a semiconductor device includes a pair of fuse terminals formed as a common layer with top interconnect lines by using a damascene technique, and a fuse element made of refractive metal and bridging the fuse terminals. The fuse element is formed as a common layer with the protective cover films covering the interconnect lines.
    Type: Application
    Filed: March 30, 2001
    Publication date: November 6, 2003
    Inventor: Norio Okada
  • Publication number: 20030160328
    Abstract: A wiring structure includes a first wiring having a first wiring width, and a second wiring formed in the same layer as a layer in which the first wiring is formed, and having a second wiring width greater than the first wiring width. The second wiring is electrically connected to the first wiring. Both of the first and second wirings are composed of copper or an alloy predominantly containing copper therein. The first and second wirings have the same thickness as each other. A ratio of an area of the second wiring to an area of the first wiring is N:1 where N is equal to or greater than 2,000 and equal to or smaller than 200,000,000 (2,000≦N≦200,000,000).
    Type: Application
    Filed: February 25, 2003
    Publication date: August 28, 2003
    Applicant: NEC CORPORATION
    Inventors: Yoshihisa Matsubara, Norio Okada
  • Publication number: 20020155702
    Abstract: In order to provide a manufacturing method of a semiconductor device which can improve the interconnection lifetime, while controlling the increase in resistance thereof, and, in addition, can raise the manufacturing stability; by applying a plasma treatment to the surface of a copper interconnection 17 with a source gas comprising a nitrogen element being used, a copper nitride layer 24 is formed, and thereafter a silicon nitride film 18 is formed. Hereat, under the copper nitride layer 24, a thin copper silicide layer 25 is formed.
    Type: Application
    Filed: February 11, 2002
    Publication date: October 24, 2002
    Applicant: NEC CORPORATION
    Inventors: Hidemitsu Aoki, Hiroaki Tomimori, Norio Okada, Tatsuya Usami, Koichi Ohto, Takamasa Tanikuni
  • Patent number: 6448652
    Abstract: A first interlayer insulating film and an etching stopper film are sequentially formed on a semiconductor substrate with a surface area on which first wiring is formed. The etching stopper film is patterned so as to correspond to a pattern of via hole formed on the first interlayer insulating film and a pattern of forming a second wiring. A second interlayer insulating film is formed on the etching stopper film. For forming the second wiring, a wiring trench is formed by etching the second interlayer insulating film. Continuously, the via hole Is formed by etching the first interlayer insulating film while having the etching stopper film as a photomask. Conductive materials are laid in the via hole and the wiring trench so that the second wiring connected to the first wiring is formed.
    Type: Grant
    Filed: July 26, 2000
    Date of Patent: September 10, 2002
    Assignee: NEC Corporation
    Inventor: Norio Okada
  • Patent number: 6424036
    Abstract: A pad metal film used to fit a conductor for external connection composed of a bump-like or wire-like conductor can be formed by reduced numbers of processes. A semiconductor device is so configured that a trench for interconnect with its diameter of about 50 &mgr;m and its depth of about 2 &mgr;m is formed on a protective insulating film, formed on a semiconductor substrate, with a thickness of 3 to 4 &mgr;m, and in the trench for interconnect is imbedded an uppermost-layered copper wiring through a first barrier metal film composed of a titanium nitride with a thickness of about 50 nm. Furthermore, approximately in the center region of the upper-layered copper wiring is imbedded a copper pad film through a second barrier metal film with a thickness of about 70 nm.
    Type: Grant
    Filed: September 16, 1999
    Date of Patent: July 23, 2002
    Assignee: NEC Corporation
    Inventor: Norio Okada
  • Patent number: 6309958
    Abstract: In a semiconductor device, adjacent ones of aluminum wirings are electrically isolated from each other through an interlayer insulation film containing a void space portion which is disposed between the adjacent ones of the aluminum wirings in a condition in which the void space portion makes its lower surface substantially flush with a lower surface of each of the aluminum wirings. A trench is formed between the adjacent ones of the aluminum wirings in an upper surface of a semiconductor substrate. Each of the trench and the aluminum wirings has its side surfaces covered with a damage preventing silicon oxide film, i.e., side-wall insulation film which is used to form the trench. The trench is filled with the interlayer insulation film.
    Type: Grant
    Filed: September 8, 1999
    Date of Patent: October 30, 2001
    Assignee: NEC Corporation
    Inventor: Norio Okada
  • Patent number: 6268279
    Abstract: A first interlayer insulating film and an etching stopper film are sequentially formed on a semiconductor substrate with a surface area on which first wiring is formed. The etching stopper film is patterned so as to correspond to a pattern of via hole formed on the first interlayer insulating film and a pattern of forming a second wiring. A second interlayer insulating film is formed on the etching stopped film for forming the second wiring, a wiring trench is formed by etching the second interlayer insulating film. Continuously, the via hole is formed by etching the first interlayer insulating film while having the etching stopper film as a photomask. Conductive materials are laid in the via hole and the wiring trench so that the second wiring connected to the first wiring is formed.
    Type: Grant
    Filed: May 27, 1999
    Date of Patent: July 31, 2001
    Assignee: NEC Corporation
    Inventor: Norio Okada
  • Patent number: 6242337
    Abstract: In a method of manufacturing a semiconductor device, a first interlevel insulating film is formed on a silicon wafer. A metal film is formed on the first interlevel insulating film. The metal film is formed to form a first electrode wiring layer having an end located inside an end of the first interlevel insulating film on a peripheral portion of the silicon wafer. An insulating film is formed on the silicon wafer including the first interlevel insulating film and the first electrode wiring layer. A second interlevel insulating film having an end located outside the end of the first electrode wiring layer on the peripheral portion of the silicon wafer is formed by processing the insulating film. A device manufactured by this manufacturing method is also disclosed.
    Type: Grant
    Filed: October 8, 1998
    Date of Patent: June 5, 2001
    Assignee: NEC Corporation
    Inventor: Norio Okada
  • Patent number: 6146989
    Abstract: A wiring layer is formed on a first interlayer insulation film. An oxide film is formed on the wiring layer. The oxide film is patterned to have a gap corresponding to a gap between wirings. Thereafter, the wiring layer and a surface layer of the first interlayer insulation film are etched using the oxide film remaining on the wiring layer as a mask. On this occasion, two wirings are formed by the wiring layer so as to be separated from each other by the gap. Subsequently, a second interlayer insulation film is formed on the wirings and in the gap between the wirings with a cavity remaining in the gap by means of a bias ECR film deposition method.
    Type: Grant
    Filed: November 20, 1997
    Date of Patent: November 14, 2000
    Assignee: NEC Corporation
    Inventor: Norio Okada
  • Patent number: 6103401
    Abstract: An object of the invention is to provide a window for an optical use having excellent transmission property over a wide range of from infra-red to vacuum ultraviolet as well as excellent baking resistance and capable of being fitted to an ultra-high vacuum apparatus and a process for the production of the same.This object can be attained by a window for an optical use comprising a diamond as a window material, a flange for a vacuum apparatus, a frame for bonding the diamond to the flange and the specified adhesive material for bonding the frame and diamond, and a process for the production of the window for an optical use comprising a step of preparing a diamond plate, a step of fitting a frame to a flange and bonding the diamond plate to the frame through an adhesive material. The benefits can be enlarged by suitably selecting the shape, material, etc. of the frame.
    Type: Grant
    Filed: June 16, 1997
    Date of Patent: August 15, 2000
    Assignee: Sumitomo Electric Industries, Ltd.
    Inventors: Norio Okada, Shuji Asaka, Tsuneo Urisu, Yoshiyuki Yamamoto, Keiichiro Tanabe, Yoshiaki Kumazawa
  • Patent number: 6054381
    Abstract: The present invention is a semiconductor device having a plurality of wiring on a semiconductor substrate. It is provided with a first insulating film which covers the surface of all the aforesaid wiring, and a second insulating film containing air gaps which is formed between such of the aforesaid wiring as is mutually adjacent.The method of manufacturing the semiconductor device to which the present invention pertains comprises a process whereby the first insulating film is formed in such a manner as to cover the surface of the plurality of wiring formed on the semiconductor substrate, and a process whereby the second insulating film containing air gaps is formed between such of the wiring on the aforesaid substrate as is mutually adjacent. Here, the first insulating film is formed by means of the plasma CVD or spin coating methods, the second by means of the plasma CVD, spin coating, bias CVD, sputtering or similar methods.
    Type: Grant
    Filed: June 22, 1998
    Date of Patent: April 25, 2000
    Assignee: NEC Corporation
    Inventor: Norio Okada
  • Patent number: D487736
    Type: Grant
    Filed: June 17, 2003
    Date of Patent: March 23, 2004
    Assignee: Matsushita Electric Industrial Co., Ltd.
    Inventors: Norio Okada, Takahiro Iijima
  • Patent number: D488461
    Type: Grant
    Filed: June 6, 2003
    Date of Patent: April 13, 2004
    Assignee: Matsushita Electric Industrial Co., Ltd.
    Inventors: Norio Okada, Mikiro Ichijima
  • Patent number: D488791
    Type: Grant
    Filed: June 17, 2003
    Date of Patent: April 20, 2004
    Assignee: Matsushita Electric Industrial Co., Ltd.
    Inventors: Sugiko Honda, Norio Okada, Takahiro Iijima
  • Patent number: D493436
    Type: Grant
    Filed: January 21, 2003
    Date of Patent: July 27, 2004
    Assignee: Matsushita Electric Industrial Co., Ltd.
    Inventors: Norio Okada, Mihoko Hotta
  • Patent number: D493437
    Type: Grant
    Filed: January 31, 2003
    Date of Patent: July 27, 2004
    Assignee: Matsushita Electric Industrial Co., Ltd.
    Inventors: Norio Okada, Mihoko Hotta