Patents by Inventor On Haran

On Haran has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230207466
    Abstract: Embodiments include semiconductor devices. In an embodiment, a semiconductor device comprises a first non-planar transistor over a substrate and a second non-planar transistor over the substrate and parallel to the first non-planar transistor. In an embodiment, a gate structure is over the first non-planar transistor and the second non-planar transistor. In an embodiment, a power rail is between the first non-planar transistor and the second non-planar transistor. In an embodiment, a top surface of the power rail is below a top surface of a gate structure.
    Type: Application
    Filed: December 24, 2021
    Publication date: June 29, 2023
    Inventors: Leonard P. GULER, Jeffrey S. LEIB, Chanaka D. MUNASINGHE, Charles H. WALLACE, Tahir GHANI, Mohit K. HARAN
  • Publication number: 20230207623
    Abstract: Embodiments disclosed herein include semiconductor devices and methods of forming such devices. In an embodiment, a semiconductor device comprises a vertical stack of semiconductor channels, a source on a first side of the vertical stack of semiconductor channels, and a drain on a second side of the vertical stack of semiconductor channels, In an embodiment, a metal is below the source and in direct contact with the source, where a centerline of the metal is substantially aligned with a centerline of the source.
    Type: Application
    Filed: December 24, 2021
    Publication date: June 29, 2023
    Inventors: Leonard P. GULER, Mohammad HASAN, Mohit K. HARAN, Mauro J. KOBRINSKY, Charles H. WALLACE, Tahir GHANI
  • Publication number: 20230207704
    Abstract: Embodiments of the disclosure are directed to advanced integrated circuit structure fabrication and, in particular, to integrated circuits with self-aligned tub architectures. Other embodiments may be described or claimed.
    Type: Application
    Filed: December 23, 2021
    Publication date: June 29, 2023
    Inventors: Dan S. LAVRIC, YenTing CHIU, Mohit K. HARAN, Allen B. GARDINER, Leonard P. GULER, Andy Chih-Hung WEI, Tahir GHANI
  • Publication number: 20230197816
    Abstract: Integrated circuit structures having metal gate plug landed on dielectric anchor, and methods of fabricating integrated circuit structures having metal gate plug landed on dielectric anchor, are described. For example, an integrated circuit structure includes a sub-fin in a shallow trench isolation (STI) structure. A plurality of horizontally stacked nanowires is over the sub-fin. A gate dielectric material layer is surrounding the horizontally stacked nanowires. A gate electrode structure is over the gate dielectric material layer. A dielectric structure is laterally spaced apart from the plurality of horizontally stacked nanowires, the dielectric structure having a bottommost surface below an uppermost surface of the STI structure. A dielectric gate plug is on the dielectric structure.
    Type: Application
    Filed: December 21, 2021
    Publication date: June 22, 2023
    Inventors: Mohammad HASAN, Mohit K. HARAN, Tahir GHANI, Anand S. MURTHY, Rushabh SHAH
  • Publication number: 20230197722
    Abstract: Gate-all-around integrated circuit structures having epitaxial source or drain region lateral isolation are described. For example, an integrated circuit structure includes a first vertical arrangement of nanowires and a second vertical arrangement of nanowires. A gate stack is over the first and second vertical arrangements of nanowires. First epitaxial source or drain structures are at ends of the first vertical arrangement of nanowires. Second epitaxial source or drain structures are at ends of the second vertical arrangement of nanowires. An intervening dielectric structure is between neighboring ones of the first epitaxial source or drain structures and the second epitaxial source or drain structures. The intervening dielectric structure has a top surface co-planar with a top surface of the gate structure.
    Type: Application
    Filed: December 21, 2021
    Publication date: June 22, 2023
    Inventors: Mohammad HASAN, Mohit K. HARAN, Leonard P. GULER, Pratik PATEL, Tahir GHANI, Anand S. MURTHY, Makram ABD EL QADER
  • Publication number: 20230197609
    Abstract: Embodiments of the disclosure are in the field of integrated circuit structure fabrication. In an example, an integrated circuit structure includes an interlayer dielectric layer. A plurality of parallel conductive lines is in the interlayer dielectric layer. The plurality of parallel conductive lines includes a first conductive line and a second conductive line. The first conductive line includes breaks therein with first and second dielectric plugs separating portions of the first conductive line, one of the portions between the first dielectric plug and the second dielectric plug and having a first dimension. The second conductive line includes first and second conductive line portions separated by an intervening conductive via structure, the conductive via structure separated from the first and second conductive line portions, and the conductive via structure having a second dimension parallel with the first dimension, the second dimension less than the first dimension.
    Type: Application
    Filed: December 17, 2021
    Publication date: June 22, 2023
    Inventors: Sukru YEMENICIOGLU, Charles H. WALLACE, Mohit K. HARAN, Seung-June CHOI
  • Publication number: 20230197854
    Abstract: Integrated circuit structures having a dielectric anchor and confined epitaxial source or drain structure, and methods of fabricating integrated circuit structures having a dielectric anchor and confined epitaxial source or drain structure, are described. For example, an integrated circuit structure includes a sub-fin in a shallow trench isolation (STI) structure. A plurality of horizontally stacked nanowires is over the sub-fin. A gate dielectric material layer is surrounding the plurality of horizontally stacked nanowires. A gate electrode structure is over the gate dielectric material layer. A confined epitaxial source or drain structure is at an end of the plurality of horizontally stacked nanowires. A dielectric anchor is laterally spaced apart from the plurality of horizontally stacked nanowires and recessed into a first portion of the STI structure, the dielectric anchor having an uppermost surface below an uppermost surface of the confined epitaxial source or drain structure.
    Type: Application
    Filed: December 16, 2021
    Publication date: June 22, 2023
    Inventors: Leonard P. GULER, Tahir GHANI, Charles H. WALLACE, Mohit K. HARAN, Mohammad HASAN, Aryan NAVABI-SHIRAZI, Allen B. GARDINER
  • Patent number: 11681970
    Abstract: A scheme (300) for facilitating automated AR-based rendering with respect to expert guidance or assistance provided in a connected work environment based on contextualization is disclosed. In one aspect, a method comprises a worker (102) requiring assistance with respect to a given task generating (302) one or more suitable queries. Responsive thereto, real-time context data is gathered (304), which may comprise data relating to the work environment. A remote expert (118) may generate (306) appropriate guidance relevant to the task and assistance query, which may be rendered as AR content (308) for worker consumption by using an AR rendering module (112). The worker (102) consumes or uses the AR content for performing (310) an action with respect to the task. The performance of the worker (102) may be used as a measure to improve the AR rendering in automated fashion (312, 314) using one or more machine learning modules (114).
    Type: Grant
    Filed: April 27, 2019
    Date of Patent: June 20, 2023
    Assignee: Telefonaktiebolaget LM Ericsson (publ)
    Inventors: Meral Shirazipour, Julien Forgeat, Alvin Jude Hari Haran, Per Karlsson
  • Publication number: 20230187441
    Abstract: Integrated circuit structures having trench contact flyover structures, and methods of fabricating integrated circuit structures having trench contact flyover structures, are described. For example, an integrated circuit structure includes a plurality of horizontally stacked nanowires. A gate dielectric material layer is surrounding the plurality of horizontally stacked nanowires. A gate electrode structure is over the gate dielectric material layer. An epitaxial source or drain structure is at an end of the plurality of horizontally stacked nanowires. A conductive trench contact structure is vertically over the epitaxial source or drain structure, the conductive trench contact structure electrically isolated from the epitaxial source or drain structure.
    Type: Application
    Filed: December 10, 2021
    Publication date: June 15, 2023
    Inventors: Leonard P. GULER, Tahir GHANI, Charles H. WALLACE, Mohit K. HARAN, Sukru YEMENICIOGLU, Chanaka D. MUNASINGHE
  • Publication number: 20230187494
    Abstract: A structure includes a first vertical stack of horizontal nanowires having a first width. A second vertical stack of horizontal nanowires is spaced apart from and parallel with the first vertical stack of horizontal nanowires and has the first width. A first gate structure includes a first gate structure portion over the first vertical stack of horizontal nanowires, a second gate structure portion over the second vertical stack of horizontal nanowires, and a gate cut between the first gate structure portion and the second gate structure portion. A third vertical stack of horizontal nanowires has a second width greater than the first width. A fourth vertical stack of horizontal nanowires is spaced apart from and parallel with the third vertical stack of horizontal nanowires and has the second width. A second gate structure is continuous over the third vertical stack of horizontal nanowires and over the fourth vertical stack of horizontal nanowires.
    Type: Application
    Filed: December 10, 2021
    Publication date: June 15, 2023
    Inventors: Sukru YEMENICIOGLU, Tahir GHANI, Andy Chih-Hung WEI, Leonard P. GULER, Charles H. WALLACE, Mohit K. HARAN
  • Publication number: 20230187444
    Abstract: Integrated circuit structures having gate cut offset, and methods of fabricating integrated circuit structures having gate cut offset, are described. For example, an integrated circuit structure includes a first vertical stack of horizontal nanowires. A second vertical stack of horizontal nanowires is spaced apart from and parallel with the first vertical stack of horizontal nanowires. A gate structure includes a first gate structure portion over the first vertical stack of horizontal nanowires, a second gate structure over the second vertical stack of horizontal nanowires, and a gate cut between the first gate structure portion and the second gate structure portion, the gate cut laterally closer to the second vertical stack of horizontal nanowires than to the first vertical stack of horizontal nanowires.
    Type: Application
    Filed: December 13, 2021
    Publication date: June 15, 2023
    Inventors: Sukru YEMENICIOGLU, Xinning WANG, Allen B. GARDINER, Tahir GHANI, Mohit K. HARAN, Leonard P. GULER
  • Publication number: 20230187515
    Abstract: Described herein are integrated circuit structures having versatile channel placement, and methods of fabricating integrated circuit structures having versatile channel placement. In an example, an integrated circuit structure includes a first vertical stack of horizontal nanowires having a first width. A second vertical stack of horizontal nanowires is immediately neighboring and parallel with the first vertical stack of horizontal nanowires and has a second width greater than the first width. A third vertical stack of horizontal nanowires is immediately neighboring and parallel with the second vertical stack of horizontal nanowires and has the first width.
    Type: Application
    Filed: December 13, 2021
    Publication date: June 15, 2023
    Inventors: Sukru YEMENICIOGLU, Tahir GHANI, Xinning WANG, Leonard P. GULER, Charles H. WALLACE, Mohit K. HARAN
  • Publication number: 20230179441
    Abstract: A “metadata model of a city’s Internet of Everything and use thereof to implement citizen engagement through ‘user journeys’ and system intelligence through automated response logic. A framework that allows system integrators to build a metadata model of a city’s IoE by extracting building structure and device information from conventional CAD BIM files to automatically populate the metadata model to provide building modeling functionality and 3D-walkthrough capability for building and infrastructure operations(“Operational BIM”), which metadata model then enables city managers to implement user journeys and system intelligence, in incremental fashion, as the business needs of the city evolves.
    Type: Application
    Filed: September 7, 2022
    Publication date: June 8, 2023
    Inventors: Bandu JAYANATH WEWALAARACHCHI, Haritharan GUNASINGHAM, Haran SHIVINAN, Lakshita SANJEEWA WIJERATHNE
  • Patent number: 11663661
    Abstract: An apparatus and method are described herein for training a similarity model that is used to predict similarity between item pairs. In one example, the apparatus is configured to train (build) the similarity model by using machine learning (e.g., a multivariate multiple liner regression process) that utilizes an independent variable including metadata (e.g., title, genre, writer, plot keywords) associated with training items, and two dependent variables including user contributed similarity scores for training item pairs, and collaborative filtering similarity scores for the training item pairs. Then, the apparatus uses the trained model to predict similarity between items.
    Type: Grant
    Filed: August 24, 2018
    Date of Patent: May 30, 2023
    Assignee: Telefonaktiebolaget LM Ericsson (publ)
    Inventors: Alvin Jude Hari Haran, Per-Erik Brodin, Meral Shirazipour
  • Patent number: 11664274
    Abstract: Embodiments disclosed herein include edge placement error mitigation processes and structures fabricated with such processes. In an embodiment, a method of fabricating an interconnect layer over a semiconductor die comprises forming a patterned layer over a substrate, disposing a resist layer over the patterned layer and patterning the resist layer to expose portions of the patterned layer. In an embodiment, overlay misalignment during the patterning results in the formation of edge placement error openings. In an embodiment, the method further comprises correcting the edge placement error openings, and patterning an opening into the substrate after correcting edge placement error openings.
    Type: Grant
    Filed: May 23, 2019
    Date of Patent: May 30, 2023
    Assignee: Intel Corporation
    Inventors: Charles H. Wallace, Mohit K. Haran, Gopinath Bhimarasetti
  • Publication number: 20230154784
    Abstract: A semiconductor device is provided. The semiconductor device includes a protective liner, and a buried power rail on a first portion of the protective liner, wherein the protective liner is on opposite sides of the buried power rail. The semiconductor device further includes a source/drain on a second portion of the protective liner, wherein the source/drain is offset from the buried power rail, and a source/drain contact on the source/drain and in electrical communication with the buried power rail.
    Type: Application
    Filed: November 17, 2021
    Publication date: May 18, 2023
    Inventors: Ruilong Xie, Julien Frougier, Takeshi Nogami, Roy R. Yu, Balasubramanian S. Pranatharthi Haran
  • Patent number: 11652045
    Abstract: An example via contact patterning method includes providing a pattern of alternating trench contacts and gates over a support structure. For each pair of adjacent trench contacts and gates, a trench contact is electrically insulated from an adjacent gate by a dielectric material and/or multiple layers of different dielectric materials, and the gates are recessed with respect to the trench contacts. The method further includes wrapping a protective layer of one or more dielectric materials, and a sacrificial helmet material on top of the trench contacts to protect them during the via contact patterning and etch processes for forming via contacts over one or more gates. Such a method may advantageously allow increasing the edge placement error margin for forming via contacts of metallization stacks.
    Type: Grant
    Filed: October 27, 2021
    Date of Patent: May 16, 2023
    Assignee: Intel Corporation
    Inventors: Mohit K. Haran, Daniel James Bahr, Deepak S. Rao, Marvin Young Paik, Seungdo An, Debashish Basu, Kilhyun Bang, Jason W. Klaus, Reken Patel, Charles Henry Wallace, James Jeong, Ruth Amy Brain
  • Publication number: 20230118263
    Abstract: An apparatus and method for compensating the effect of a contact by a hand or other body part of a user with a touch screen while holding an input device on the strength of a capacitively coupled uplink signal provided to the input device by a host device, by detecting and/or discriminating the body touch and modifying at least one uplink channel parameter.
    Type: Application
    Filed: February 17, 2021
    Publication date: April 20, 2023
    Inventors: Ahia PERETZ, On HARAN, Adam Benjamin MESHI
  • Publication number: 20230095402
    Abstract: Contact over active gate (COAG) structures with conductive trench contact taps are described. In an example, an integrated circuit structure includes a plurality of gate structures above a substrate, each of the gate structures including a gate insulating layer thereon. A plurality of conductive trench contact structures is alternating with the plurality of gate structures, each of the conductive trench contact structures including a trench insulating layer thereon. One of the plurality of conductive trench contact structures includes a conductive tap structure protruding through the corresponding trench insulating layer. An interlayer dielectric material is above the trench insulating layers and the gate insulating layers. A conductive structure is in direct contact with the conductive tap structure of the one of the plurality of conductive trench contact structures.
    Type: Application
    Filed: September 24, 2021
    Publication date: March 30, 2023
    Inventors: Manish CHANDHOK, Elijah V. KARPOV, Mohit K. HARAN, Reken PATEL, Charles H. WALLACE, Gurpreet SINGH, Florian GSTREIN, Eungnak HAN, Urusa ALAAN, Leonard P. GULER, Paul A. NYHUS
  • Publication number: 20230101212
    Abstract: Contact over active gate (COAG) structures with conductive trench contact taps are described. In an example, an integrated circuit structure includes a plurality of gate structures above a substrate, each of the gate structures including a gate insulating layer thereon. A plurality of conductive trench contact structures is alternating with the plurality of gate structures, each of the conductive trench contact structures including a trench insulating layer thereon. One of the plurality of conductive trench contact structures includes a conductive tap structure protruding through the corresponding trench insulating layer. An interlayer dielectric material is above the trench insulating layers and the gate insulating layers. A conductive structure is in direct contact with the conductive tap structure of the one of the plurality of conductive trench contact structures.
    Type: Application
    Filed: September 30, 2022
    Publication date: March 30, 2023
    Inventors: Manish CHANDHOK, Elijah V. KARPOV, Mohit K. HARAN, Reken PATEL, Charles H. WALLACE, Gurpreet SINGH, Florian GSTREIN, Eungnak HAN, Urusa ALAAN, Leonard P. GULER, Paul A. NYHUS