Patents by Inventor Peter J. Zampardi

Peter J. Zampardi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20220393653
    Abstract: One aspect of this disclosure is a power amplifier module that includes a power amplifier, a semiconductor resistor, a tantalum nitride terminated through wafer via, and a conductive layer electrically connected to the power amplifier. The semiconductor resistor can include a resistive layer that includes a same material as a layer of a bipolar transistor of the power amplifier. A portion of the conductive layer can be in the tantalum nitride terminated through wafer via. The conductive layer and the power amplifier can be on opposing sides of a semiconductor substrate. Other embodiments of the module are provided along with related methods and components thereof.
    Type: Application
    Filed: August 17, 2022
    Publication date: December 8, 2022
    Inventors: Peter J. Zampardi, JR., Hongxiao Shao, Tin Myint Ko, Matthew Thomas Ozalas, Hong Shen, Mehran Janani, Jens Albrecht Riege, Hsiang-Chih Sun, David Steven Ripley, Philip John Lehtola
  • Patent number: 11451199
    Abstract: One aspect of this disclosure is a power amplifier system that includes a control interface, a power amplifier, a passive component, and a bias circuit. The power amplifier and the passive component can be on a first die. The bias circuit can be on a second die. The control interface can operate as a serial interface or as a general purpose input/output interface. The power amplifier can be controllable based at least partly on an output signal from the control interface. The bias circuit can generate a bias signal based at least partly on an indication of the electrical property of the passive component. Other embodiments of the system are provided along with related methods and components thereof.
    Type: Grant
    Filed: July 30, 2020
    Date of Patent: September 20, 2022
    Assignee: Skyworks Solutions, Inc.
    Inventors: David Steven Ripley, Philip John Lehtola, Peter J. Zampardi, Jr., Hongxiao Shao, Tin Myint Ko, Matthew Thomas Ozalas
  • Patent number: 11282923
    Abstract: Disclosed is a transistor having a base, a substrate, and a collector between the substrate and the base. The collector has a first region of a first thickness under the base and is made up of a first dopant type having a substantially constant doping concentration across the first thickness. A second region with a second thickness under the first region is made up of a second dopant type that is different from the first dopant type and has a substantially constant doping concentration across the second thickness. A third region with a third thickness under the second region is made up of the second dopant type with a graded doping concentration that is a function of increasing distance from the second region through the third thickness. An emitter is located over the base opposite the collector.
    Type: Grant
    Filed: December 9, 2019
    Date of Patent: March 22, 2022
    Assignee: QORVO US, INC.
    Inventors: Peter J. Zampardi, Timothy S. Henderson, Leonard Hayden, Adrian Hutchinson
  • Patent number: 11069678
    Abstract: A logic gate cell structure is disclosed. The logic gate cell structure includes a substrate, a channel layer disposed over the substrate, and a field-effect transistor (FET) contact layer disposed over the channel layer. The FET contact layer is divided by an isolation region into a single contact region and a combined contact region. The channel layer and the FET contact layer form part of a FET device. A collector layer is disposed within the combined contact region over the FET contact layer to provide a current path between the channel layer and the collector layer though the FET contact layer. The collector layer, a base layer, and an emitter layer form part of a bipolar junction transistor.
    Type: Grant
    Filed: August 29, 2017
    Date of Patent: July 20, 2021
    Assignee: Qorvo US, Inc.
    Inventors: Peter J. Zampardi, Brian G. Moser, Denny Limanto
  • Publication number: 20210175328
    Abstract: Disclosed is a transistor having a base, a substrate, and a collector between the substrate and the base. The collector has a first region of a first thickness under the base and is made up of a first dopant type having a substantially constant doping concentration across the first thickness. A second region with a second thickness under the first region is made up of a second dopant type that is different from the first dopant type and has a substantially constant doping concentration across the second thickness. A third region with a third thickness under the second region is made up of the second dopant type with a graded doping concentration that is a function of increasing distance from the second region through the third thickness. An emitter is located over the base opposite the collector.
    Type: Application
    Filed: December 9, 2019
    Publication date: June 10, 2021
    Inventors: Peter J. Zampardi, Timothy S. Henderson, Leonard Hayden, Adrian Hutchinson
  • Publication number: 20210050826
    Abstract: One aspect of this disclosure is a power amplifier system that includes a control interface, a power amplifier, a passive component on a same die as the power amplifier, and a bias circuit on a different die than the power amplifier. The control interface can operate as a serial interface or as a general purpose input/output interface. The power amplifier can be controllable based at least partly on an output signal from the control interface. The bias circuit can generate a bias signal based at least partly on an indication of the electrical property of the passive component. Other embodiments of the system are provided along with related methods and components thereof.
    Type: Application
    Filed: July 30, 2020
    Publication date: February 18, 2021
    Inventors: David Steven Ripley, Philip John Lehtola, Peter J. Zampardi, JR., Hongxiao Shao, Tin Myint Ko, Matthew Thomas Ozalas
  • Patent number: 10771024
    Abstract: One aspect of this disclosure is a power amplifier module that includes a power amplifier on a substrate and a semiconductor resistor on the substrate. The power amplifier includes a bipolar transistor having a collector, a base, and an emitter. The collector has a doping concentration of at least 3×1016 cm?3 at an interface with the base. The collector also has at least a first grading in which doping concentration increases away from the base. The semiconductor resistor includes a resistive layer that that includes the same material as a layer of the bipolar transistor. Other embodiments of the module are provided along with related methods and components thereof.
    Type: Grant
    Filed: August 16, 2018
    Date of Patent: September 8, 2020
    Assignee: Skyworks Solutions, Inc.
    Inventors: Peter J. Zampardi, Jr., Hongxiao Shao, Tin Myint Ko, Matthew Thomas Ozalas, David Steven Ripley, Philip John Lehtola
  • Patent number: 10629711
    Abstract: The present disclosure relates to a semiconductor device with multiple heterojunction bipolar transistors (HBTs) that have different emitter ballast resistances. The disclosed semiconductor device includes a substrate, a first HBT and a second HBT formed over the substrate. The first HBT includes a first collector, a first base over the first collector, a first emitter over the first base, and a first cap structure over the first emitter. The second HBT includes a second collector, a second base over the second collector, a second emitter over the second base, and a second cap structure over the second emitter. Herein, the first cap structure is different from the second cap structure, such that a first emitter ballast resistance from the first cap structure is at least 1.5 times greater than a second emitter ballast resistance from the second cap structure.
    Type: Grant
    Filed: July 16, 2019
    Date of Patent: April 21, 2020
    Assignee: Qorvo US, Inc.
    Inventors: Peter J. Zampardi, Brian G. Moser, Thomas James Rogers
  • Publication number: 20200035816
    Abstract: Disclosed are structures and methods related to metallization of a gallium arsenide (GaAs) layer. In some embodiments, a tantalum nitride (TaN) layer can be formed on a doped GaAs layer, and a metal layer can be formed on the TaN layer. Such a structure can be included in a Schottky diode. In some embodiments, such a Schottky diode can be fabricated utilizing heterojunction bipolar transistor (HBT) processes.
    Type: Application
    Filed: August 5, 2019
    Publication date: January 30, 2020
    Inventors: Cristian Cismaru, Peter J. Zampardi, JR.
  • Publication number: 20190386123
    Abstract: This disclosure relates to methods of forming bipolar transistors, such as heterojunction bipolar transistors. The methods may include forming a sub-collector over a substrate, forming a first portion of a collector over the sub-collector and doping a second portion of the collector to form a doping spike. The method may further include forming a third portion of the collector over the doping spike and forming a base of the bipolar transistor over the third portion of the collector.
    Type: Application
    Filed: December 17, 2018
    Publication date: December 19, 2019
    Inventors: Peter J. ZAMPARDI, JR., Kai Hay KWOK
  • Patent number: 10497495
    Abstract: Designs and methodologies related to attenuators having a thin-film resistor assembly are disclosed. In some embodiments, the thin-film assembly can include a first and second thin-film resistor, each having a main portion with an input end and an output end. The input end of the first thin-film resistor is interconnected to the input end of the second thin-film resistors, and the output end of the first thin-film resistor is interconnected to the output end of the second thin-film resistor. The first and second thin-film resistors are disposed relative to one another so as to define a separation. The separation region reduces the likelihood of hot spot regions forming at or near the center of the thin-film structure and improves power handling capability for a given resistor width. Also disclosed are examples of how the foregoing features can be implemented in different products and methods of fabrication.
    Type: Grant
    Filed: November 8, 2017
    Date of Patent: December 3, 2019
    Assignee: Skyworks Solutions, Inc.
    Inventors: Peter J. Zampardi, Jr., Kai Hay Kwok
  • Publication number: 20190341477
    Abstract: The present disclosure relates to a semiconductor device with multiple heterojunction bipolar transistors (HBTs) that have different emitter ballast resistances. The disclosed semiconductor device includes a substrate, a first HBT and a second HBT formed over the substrate. The first HBT includes a first collector, a first base over the first collector, a first emitter over the first base, and a first cap structure over the first emitter. The second HBT includes a second collector, a second base over the second collector, a second emitter over the second base, and a second cap structure over the second emitter. Herein, the first cap structure is different from the second cap structure, such that a first emitter ballast resistance from the first cap structure is at least 1.5 times greater than a second emitter ballast resistance from the second cap structure.
    Type: Application
    Filed: July 16, 2019
    Publication date: November 7, 2019
    Inventors: Peter J. Zampardi, Brian G. Moser, Thomas James Rogers
  • Publication number: 20190333912
    Abstract: A device includes a field effect transistor (FET) integrated with at least a portion of a bipolar junction transistor (BJT), in which a back gate of the FET shares an electrical connection with a base of the BJT, and in which a reverse voltage can be applied to the back gate of the FET.
    Type: Application
    Filed: April 1, 2019
    Publication date: October 31, 2019
    Inventors: Bin Li, Peter J. Zampardi, JR., Andre G. Metzger
  • Patent number: 10439051
    Abstract: Disclosed are structures and methods related to metallization of a gallium arsenide (GaAs) layer. In some embodiments, a tantalum nitride (TaN) layer can be formed on a doped GaAs layer, and a metal layer can be formed on the TaN layer. Such a structure can be included in a Schottky diode. In some embodiments, such a Schottky diode can be fabricated utilizing heterojunction bipolar transistor (HBT) processes.
    Type: Grant
    Filed: November 10, 2017
    Date of Patent: October 8, 2019
    Assignee: Skyworks Solutions, Inc.
    Inventors: Cristian Cismaru, Peter J. Zampardi, Jr.
  • Patent number: 10418468
    Abstract: The present disclosure relates to a semiconductor device with multiple heterojunction bipolar transistors (HBTs) that have different emitter ballast resistances. The disclosed semiconductor device includes a substrate, a first HBT and a second HBT formed over the substrate. The first HBT includes a first collector, a first base over the first collector, a first emitter over the first base, and a first cap structure over the first emitter. The second HBT includes a second collector, a second base over the second collector, a second emitter over the second base, and a second cap structure over the second emitter. Herein, the first cap structure is different from the second cap structure, such that a first emitter ballast resistance from the first cap structure is at least 1.5 times greater than a second emitter ballast resistance from the second cap structure.
    Type: Grant
    Filed: November 7, 2018
    Date of Patent: September 17, 2019
    Assignee: Qorvo US, Inc.
    Inventors: Peter J. Zampardi, Brian G. Moser, Thomas James Rogers
  • Publication number: 20190158045
    Abstract: One aspect of this disclosure is a power amplifier module that includes a power amplifier on a substrate and a semiconductor resistor on the substrate. The power amplifier includes a bipolar transistor having a collector, a base, and an emitter. The collector has a doping concentration of at least 3×1016 cm?3 at an interface with the base. The collector also has at least a first grading in which doping concentration increases away from the base. The semiconductor resistor includes a resistive layer that that includes the same material as a layer of the bipolar transistor. Other embodiments of the module are provided along with related methods and components thereof.
    Type: Application
    Filed: August 16, 2018
    Publication date: May 23, 2019
    Inventors: Peter J. Zampardi, JR., Hongxiao Shao, Tin Myint Ko, Matthew Thomas Ozalas, David Steven Ripley, Philip John Lehtola
  • Publication number: 20190123045
    Abstract: Disclosed are structures and methods related to a barrier layer for metallization of a selected semiconductor such as indium gallium phosphide (InGaP). In some embodiments, the barrier layer can include tantalum nitride (TaN). Such a barrier layer can provide desirable features such as barrier functionality, improved adhesion of a metal layer, reduced diffusion, reduced reactivity between the metal and InGaP, and stability during the fabrication process. In some embodiments, structures formed in such a manner can be configured as an emitter of a gallium arsenide (GaAs) heterojunction bipolar transistor (HBT) or an on-die high-value capacitance element.
    Type: Application
    Filed: October 8, 2018
    Publication date: April 25, 2019
    Inventors: Cristian Cismaru, Peter J. Zampardi, JR.
  • Patent number: 10249617
    Abstract: A device includes a field effect transistor (FET) integrated with at least a portion of a bipolar junction transistor (BJT), in which a back gate of the FET shares an electrical connection with a base of the BJT, and in which a reverse voltage can be applied to the back gate of the FET.
    Type: Grant
    Filed: November 10, 2016
    Date of Patent: April 2, 2019
    Assignee: Skyworks Solutions, Inc.
    Inventors: Bin Li, Peter J. Zampardi, Jr., Andre G. Metzger
  • Publication number: 20190074366
    Abstract: The present disclosure relates to a semiconductor device with multiple heterojunction bipolar transistors (HBTs) that have different emitter ballast resistances. The disclosed semiconductor device includes a substrate, a first HBT and a second HBT formed over the substrate. The first HBT includes a first collector, a first base over the first collector, a first emitter over the first base, and a first cap structure over the first emitter. The second HBT includes a second collector, a second base over the second collector, a second emitter over the second base, and a second cap structure over the second emitter. Herein, the first cap structure is different from the second cap structure, such that a first emitter ballast resistance from the first cap structure is at least 1.5 times greater than a second emitter ballast resistance from the second cap structure.
    Type: Application
    Filed: November 7, 2018
    Publication date: March 7, 2019
    Inventors: Peter J. Zampardi, Brian G. Moser, Thomas James Rogers
  • Publication number: 20190067275
    Abstract: A logic gate cell structure is disclosed. The logic gate cell structure includes a substrate, a channel layer disposed over the substrate, and a field-effect transistor (FET) contact layer disposed over the channel layer. The FET contact layer is divided by an isolation region into a single contact region and a combined contact region. The channel layer and the FET contact layer form part of a FET device. A collector layer is disposed within the combined contact region over the FET contact layer to provide a current path between the channel layer and the collector layer though the FET contact layer. The collector layer, a base layer, and an emitter layer form part of a bipolar junction transistor.
    Type: Application
    Filed: August 29, 2017
    Publication date: February 28, 2019
    Inventors: Peter J. Zampardi, Brian G. Moser, Denny Limanto