Patents by Inventor R. Jacob Baker

R. Jacob Baker has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8068046
    Abstract: Methods for reading a data location coupled to an electrical conductor. A counter receives a signal from an analog-to-digital converter coupled to the electrical conductor. The counter produces two or more counts, and in some embodiments, the counts are based in part on a variable reference voltage. An interfuser may be coupled to an output of the counter. The interfuser receives the two or more counts from the counter and reads data conveyed by the data location based on the two or more counts.
    Type: Grant
    Filed: May 7, 2010
    Date of Patent: November 29, 2011
    Assignee: Micron Technology, Inc.
    Inventor: R. Jacob Baker
  • Publication number: 20110261637
    Abstract: A memory device with increased communication bandwidth is described. In this memory device, control logic routes data signals from a memory array using inactive bitlines in response to a read command. These data signals are then placed on an adjacent unused input/output (I/O) line or routing channel, as opposed to a proximate I/O line that is in use. For example, unused bitlines located on the top and bottom of the memory array may be used to route data signals to adjacent local I/O lines. In particular, the data signals can be placed on unused local I/O lines which are associated with adjacent bitline sense amplifiers. The resulting increased communication bandwidth can overcome the constraints imposed by the limited number of local I/O lines in the memory device without appreciably increasing the chip size, power consumption, or cost.
    Type: Application
    Filed: April 8, 2011
    Publication date: October 27, 2011
    Applicant: ORACLE INTERNATIONAL CORPORATION
    Inventors: Qawi I. Harvard, Robert J. Drost, R. Jacob Baker
  • Patent number: 8042012
    Abstract: Disclosed are methods, systems and devices, such as a device including a data location, a quantizing circuit coupled to the data location, and a test module coupled to the quantizing circuit. The quantizing circuit may include an analog-to-digital converter, a switch coupled to the memory element and a feedback signal path coupled to the output of the analog-to-digital converter and to the switch.
    Type: Grant
    Filed: October 13, 2010
    Date of Patent: October 18, 2011
    Assignee: Micron Technology, Inc.
    Inventor: R. Jacob Baker
  • Patent number: 7969783
    Abstract: A system or device including a memory device, as well as a method of operating the memory device. Such a method includes writing a plurality of data values to a plurality of data locations. The plurality of data locations may be coupled to one another in a series, and the plurality of data values may be sequentially written to the plurality of data locations, starting with the data location at an end of the series and then sequentially writing to each adjacent data location.
    Type: Grant
    Filed: June 15, 2007
    Date of Patent: June 28, 2011
    Assignee: Micron Technology, Inc.
    Inventor: R. Jacob Baker
  • Publication number: 20110119519
    Abstract: An apparatus and method is disclosed to compensate for skew and asymmetry of a locally processed system clock used to synchronize an output signal, e.g., a data signal or a timing signal, from a logic circuit, for example a memory device. A first phase detector, array of delay lock loop (DLL) delay elements and accompanying circuitry are disclosed to phase-lock the rising edge of the output signal with the rising edge of the system clock XCLK signal. Additionally, a comparator circuit, a register delay, an array of DLL delay elements and accompanying circuitry are disclosed to add or subtract delay from the falling edge of the DQ signal in order to produce a symmetrical output of the DQ signal.
    Type: Application
    Filed: January 21, 2011
    Publication date: May 19, 2011
    Applicant: ROUND ROCK RESEARCH, LLC
    Inventors: Wen Li, Aaron Schoenfeld, R. Jacob Baker
  • Publication number: 20110102036
    Abstract: A phase splitter uses digital delay locked loop (DLL) to receive complementary input clock signals to generate a plurality of output signals having different phase shifts. When the DLL is locked, the delay resolution of the phase splitter is equal to two delay stages of the DLL.
    Type: Application
    Filed: January 10, 2011
    Publication date: May 5, 2011
    Applicant: ROUND ROCK RESEARCH, LLC
    Inventors: Feng Lin, R. Jacob Baker
  • Patent number: 7916054
    Abstract: A K-Delta-1-Sigma modulator filters or integrates (Sigma) the difference (Delta) between K-feedback paths and an input signal. By using K-feedback paths the topology enables sample rates that are K times the clock frequency of any one feedback path. The sigma block can be implemented in a number of ways including an active or passive integrator or a filter with specific characteristics. When implemented as an integrator, the sigma block is common to all the feedback paths, so that the modulation noise is pushed to a portion of the spectrum where it can be reduced by filtering. The delta block can be implemented in a number of ways including analog adders or switched capacitors.
    Type: Grant
    Filed: May 7, 2009
    Date of Patent: March 29, 2011
    Inventor: R. Jacob Baker
  • Publication number: 20110063930
    Abstract: A memory device that, in certain embodiments, includes a plurality of memory elements connected to a bit-line and a delta-sigma modulator with a digital output and an analog input, which may be connected to the bit-line. In some embodiments, the delta-sigma modulator includes a circuit with first and second inputs and an output. The circuit is configured to combined (add or subtract) input signals. The first input may be connected to the analog input. The delta-sigma modulator may also include an integrator connected to the output of the circuit, an analog-to-digital converter with an input connected to an output of the integrator and an output connected to the digital output, and a digital-to-analog converter with an input connected to the output of the analog-to-digital converter and an output connected to the second input of the circuit.
    Type: Application
    Filed: November 22, 2010
    Publication date: March 17, 2011
    Applicant: Micron Technology, Inc.
    Inventor: R. Jacob Baker
  • Publication number: 20110051511
    Abstract: A memory device that, in certain embodiments, includes a memory element coupled to a bit-line and a quantizing circuit coupled to the memory element via the bit-line. In some embodiments, the quantizing circuit includes an analog-to-digital converter having an input and output and a digital filter that includes memory. The input of the analog-to-digital converter may be coupled to the bit-line, and the output of the analog-to-digital converter may be coupled to the digital filter.
    Type: Application
    Filed: November 8, 2010
    Publication date: March 3, 2011
    Applicant: Micron Technology, Inc.
    Inventor: R. Jacob Baker
  • Publication number: 20110035637
    Abstract: Disclosed are methods, systems and devices, such as a device including a data location, a quantizing circuit coupled to the data location, and a test module coupled to the quantizing circuit. The quantizing circuit may include an analog-to-digital converter, a switch coupled to the memory element and a feedback signal path coupled to the output of the analog-to-digital converter and to the switch.
    Type: Application
    Filed: October 13, 2010
    Publication date: February 10, 2011
    Applicant: Micron Technology, Inc.
    Inventor: R. Jacob Baker
  • Patent number: 7877623
    Abstract: An apparatus and method is disclosed to compensate for skew and asymmetry of a locally processed system clock used to synchronize an output signal, e.g., a data signal or a timing signal, from a logic circuit, for example a memory device. A first phase detector, array of delay lock loop (DLL) delay elements and accompanying circuitry are disclosed to phase-lock the rising edge of the output signal with the rising edge of the system clock XCLK signal. Additionally, a comparator circuit, a register delay, an array of DLL delay elements and accompanying circuitry are disclosed to add or subtract delay from the falling edge of the DQ signal in order to produce a symmetrical output of the DQ signal.
    Type: Grant
    Filed: August 5, 2008
    Date of Patent: January 25, 2011
    Assignee: Round Rock Research, LLC
    Inventors: Wen Li, Aaron Schoenfeld, R. Jacob Baker
  • Publication number: 20110013465
    Abstract: Methods, systems and devices are disclosed. Among the disclosed devices is an electronic device that, in certain embodiments, includes a plurality of memory elements or imaging elements connected to a bit-line and a delta-sigma modulator connected to the bit-line. The delta-sigma modulator may include an integrator having a differential amplifier.
    Type: Application
    Filed: September 20, 2010
    Publication date: January 20, 2011
    Applicant: Micron Technology, Inc.
    Inventor: R. Jacob Baker
  • Patent number: 7873131
    Abstract: A phase splitter using digital delay locked loop (DLL) to receive complementary input clock signals to generate a plurality of output signals having different phase shifts. When the DLL is locked, the delay resolution of the phase splitter is equal to two delay stages of the DLL.
    Type: Grant
    Filed: August 31, 2005
    Date of Patent: January 18, 2011
    Assignee: Round Rock Research, LLC
    Inventors: Feng Lin, R. Jacob Baker
  • Patent number: 7839703
    Abstract: A memory device that, in certain embodiments, includes a plurality of memory elements connected to a bit-line and a delta-sigma modulator with a digital output and an analog input, which may be connected to the bit-line. In some embodiments, the delta-sigma modulator includes an adder with first and second inputs and an output. The first input may be connected to the analog input. The delta-sigma modulator may also include an integrator connected to the output of the adder, an analog-to-digital converter with an input connected to an output of the integrator and an output connected to the digital output, and a digital-to-analog converter with an input connected to the output of the analog-to-digital converter and an output connected to the second input of the adder.
    Type: Grant
    Filed: June 15, 2007
    Date of Patent: November 23, 2010
    Assignee: Micron Technology, Inc.
    Inventor: R. Jacob Baker
  • Patent number: 7830729
    Abstract: A memory device that, in certain embodiments, includes a memory element coupled to a bit-line and a quantizing circuit coupled to the memory element via the bit-line. In some embodiments, the quantizing circuit includes an analog-to-digital converter having an input and output and a digital filter that includes memory. The input of the analog-to-digital converter may be coupled to the bit-line, and the output of the analog-to-digital converter may be coupled to the digital filter.
    Type: Grant
    Filed: June 15, 2007
    Date of Patent: November 9, 2010
    Assignee: Micron Technology, Inc.
    Inventor: R. Jacob Baker
  • Publication number: 20100271899
    Abstract: A memory device that, in certain embodiments, includes a memory element and a digital filter. The digital filter may include a counter and a divider, where the divider is configured to divide a count from the counter by a divisor.
    Type: Application
    Filed: July 1, 2010
    Publication date: October 28, 2010
    Applicant: Micron Technology, Inc.
    Inventor: R. Jacob Baker
  • Patent number: 7817073
    Abstract: Methods, systems and devices are disclosed. Among the disclosed devices is an electronic device that, in certain embodiments, includes a plurality of memory elements or imaging elements connected to a bit-line and a delta-sigma modulator connected to the bit-line. The delta-sigma modulator may include an integrator having a differential amplifier.
    Type: Grant
    Filed: June 15, 2007
    Date of Patent: October 19, 2010
    Assignee: Micron Technology, Inc.
    Inventor: R. Jacob Baker
  • Patent number: 7818638
    Abstract: Disclosed are methods, systems and devices, such as a device including a data location, a quantizing circuit coupled to the data location, and a test module coupled to the quantizing circuit. In one or more embodiments, the test module can include a linear-feedback shift register.
    Type: Grant
    Filed: June 15, 2007
    Date of Patent: October 19, 2010
    Assignee: Micron Technology, Inc.
    Inventor: R. Jacob Baker
  • Publication number: 20100254192
    Abstract: Methods, systems, and devices are disclosed, such as a system for sequentially writing to a data locations coupled to one another in series. In certain embodiments, the system includes a plurality of data locations and a controller. The controller is configured to sequentially write data values to the plurality of data locations, starting with the data location at an end of the series and then sequentially writing to each adjacent data location.
    Type: Application
    Filed: June 16, 2010
    Publication date: October 7, 2010
    Applicant: MICRON TECHNOLOGY, INC.
    Inventor: R. Jacob Baker
  • Publication number: 20100214855
    Abstract: Methods for reading a data location coupled to an electrical conductor. A counter receives a signal from an analog-to-digital converter coupled to the electrical conductor. The counter produces two or more counts, and in some embodiments, the counts are based in part on a variable reference voltage. An interfuser may be coupled to an output of the counter. The interfuser receives the two or more counts from the counter and reads data conveyed by the data location based on the two or more counts.
    Type: Application
    Filed: May 7, 2010
    Publication date: August 26, 2010
    Applicant: Micron Technology, Inc.
    Inventor: R. Jacob Baker