Patents by Inventor Richard A. Burton

Richard A. Burton has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20220188181
    Abstract: Restricting use of a selected input in recovery from system failures. A testing system obtains, based on failure of a system, an indication of one or more tasks to be performed. The testing system automatically determines whether a user is to perform one or more actions to alter execution of the one or more tasks. The automatically determining is based on an indication of whether a knowledge transfer score of the user meets at least one predefined criterion. Based on knowledge transfer score meeting the at least one predefined criterion, the one or more actions are performed.
    Type: Application
    Filed: December 15, 2020
    Publication date: June 16, 2022
    Inventors: Chanchal Saha, Kanayo George Okonji, Richard Burton Finch, Jeffrey Willoughby, Marc Henri Coq
  • Patent number: 11329154
    Abstract: A semiconductor device may include a substrate and spaced apart first and second doped regions in the substrate. The first doped region may be larger than the second doped region to define an asymmetric channel therebetween. The semiconductor device may further include a superlattice extending between the first and second doped regions to constrain dopant therein. The superlattice may include a plurality of stacked groups of layers, with each group of layers comprising a plurality of stacked base semiconductor monolayers defining a base semiconductor portion, and at least one non-semiconductor monolayer constrained within a crystal lattice of adjacent base semiconductor portions. A gate may overly the asymmetric channel.
    Type: Grant
    Filed: April 21, 2020
    Date of Patent: May 10, 2022
    Assignee: ATOMERA INCORPORATED
    Inventors: Hideki Takeuchi, Richard Burton, Yung-Hsuan Yang
  • Patent number: 11188596
    Abstract: In an approach for storage optimization for products manufacturing, a processor pulls parts data for a set of part numbers. A processor calculates an average shelf time for each part number of the set of part numbers. A processor calculates a priority index for each part number of the set of part numbers based on the average shelf time for each part number of the set of part numbers. A processor determines a category for each part number of the set of part numbers based on the priority index for each part number of the set of part numbers and a quantity of parts cumulative percentage for each part number of the set of part numbers.
    Type: Grant
    Filed: November 7, 2019
    Date of Patent: November 30, 2021
    Assignee: International Business Machines Corporation
    Inventors: Feng Xue, Viktor Bruzsa, Ferenc Simon, Ferenc Tokodi, Richard Burton Finch, Paul Anthony Zulpa, Jeffrey G. Komatsu
  • Patent number: 11183186
    Abstract: Methods, systems and computer program products for operating a voice response system are provided. Aspects include receiving, by the voice response system, a voice command from a first user and determining an operating mode of the voice response system. Aspects also include obtaining, by the voice response system, a response preference of the first user and determining a response to the voice command. The response is determined based at least in part on the response preference of the first user and the operating mode of the voice response system. Aspects also include providing the response to the first user.
    Type: Grant
    Filed: January 16, 2019
    Date of Patent: November 23, 2021
    Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Eric V. Kline, Richard Burton Finch, Sarbajit K. Rakshit
  • Patent number: 11183565
    Abstract: A semiconductor device may include a substrate and a hyper-abrupt junction region carried by the substrate. The hyper-abrupt region may include a first semiconductor layer having a first conductivity type, a first superlattice layer on the first semiconductor layer, a second semiconductor layer on the first superlattice layer and having a second conductivity type different than the first conductivity type, and a second superlattice layer on the second semiconductor layer. The semiconductor device may further include a gate dielectric layer on the second superlattice layer of the hyper-abrupt junction region, a gate electrode on the gate dielectric layer, and spaced apart source and drain regions adjacent the hyper-abrupt junction region.
    Type: Grant
    Filed: July 17, 2019
    Date of Patent: November 23, 2021
    Assignee: ATOMERA INCORPORATED
    Inventors: Richard Burton, Marek Hytha, Robert J. Mears
  • Patent number: 11165662
    Abstract: Provided are systems, methods, and computer products for interactive cable routing and planning optimization for customized hardware configurations. An example method includes receiving a set of cable characteristics and a set of user selections, in which the set of user selections are received via a graphical user interface (GUI). Identifying possible cabling routes for a hardware configuration based, at least in part, on available plug start and termination locations. Ranking each of the possible cabling routes based, at least in part, on a prioritized list of optimization criteria and the set of cable characteristics. Generating a suggested cabling configuration for one or more applications based, at least in part, on the set of cable characteristics, the set of user selections, and the ranking. Outputting the suggested cabling configuration to the user by at least providing a three-dimensional view of the suggested cabling configuration via the GUI.
    Type: Grant
    Filed: March 26, 2019
    Date of Patent: November 2, 2021
    Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Adam Benjamin Childers, Ryan Elsasser, Karl Owen Casserly, Richard Burton Finch, Paul Samaniego, Michael J Doscher, Mateusz Koziol
  • Patent number: 11129210
    Abstract: A wireless broadcasting device, systems including the device, and methods of programming and using the device are disclosed. The wireless broadcasting device is powered using power over Ethernet and can be used to provide proximity-based capabilities to devices that otherwise do not have such functions.
    Type: Grant
    Filed: May 6, 2019
    Date of Patent: September 21, 2021
    Assignee: Mitel Networks Corporation
    Inventors: Peter Matthew Hillier, Scott Richard Burton
  • Publication number: 20210288509
    Abstract: In an approach for selecting a battery charging rate, a processor, responsive to an electronic device with a rechargeable battery being connected to a battery charging device, identifies a current battery status of the rechargeable battery. A processor determines a disconnect time of the battery charging device. A processor determines a charge level required. A processor determines a charging profile based on the current battery status, the disconnect time of battery charging device, and the charge level required. A processor sends the charging profile to the battery charging device.
    Type: Application
    Filed: March 10, 2020
    Publication date: September 16, 2021
    Inventors: John S. Werner, Enver Candan, Brianna Malcolm, MATTHEW ALZAMORA, Hanami Robles Chacon, Richard Burton Finch
  • Patent number: 11094818
    Abstract: A method for making a semiconductor device may include forming spaced apart first and second doped regions in a substrate. The first doped region may be larger than the second doped region to define an asymmetric channel therebetween. The method may further include forming a superlattice extending between the first and second doped regions to constrain dopant therein. The superlattice may include a plurality of stacked groups of layers, with each group of layers comprising a plurality of stacked base semiconductor monolayers defining a base semiconductor portion, and at least one non-semiconductor monolayer constrained within a crystal lattice of adjacent base semiconductor portions. The method may also include forming a gate overlying the asymmetric channel.
    Type: Grant
    Filed: April 21, 2020
    Date of Patent: August 17, 2021
    Assignee: ATOMERA INCORPORATED
    Inventors: Hideki Takeuchi, Richard Burton, Yung-Hsuan Yang
  • Patent number: 11075078
    Abstract: A method for making a semiconductor device may include forming an isolation region adjacent an active region in a semiconductor substrate, and selectively etching the active region so that an upper surface of the active region is below an adjacent surface of the isolation region and defining a stepped edge therewith. The method may further include forming a superlattice overlying the active region. The superlattice may include stacked groups of layers, with each group of layers comprising stacked base semiconductor monolayers defining a base semiconductor portion, and at least one non-semiconductor monolayer constrained within a crystal lattice of adjacent base semiconductor portions.
    Type: Grant
    Filed: March 6, 2020
    Date of Patent: July 27, 2021
    Assignee: ATOMERA INCORPORATED
    Inventors: Nyles Wynn Cody, Keith Doran Weeks, Robert John Stephenson, Richard Burton, Yi-Ann Chen, Dmitri Choutov, Hideki Takeuchi, Yung-Hsuan Yang
  • Publication number: 20210217875
    Abstract: A method for making a bipolar junction transistor (BJT) may include forming a first superlattice on a substrate defining a collector region therein. The first superlattice may include a plurality of stacked groups of layers, with each group of layers comprising a plurality of stacked base semiconductor monolayers defining a base semiconductor portion, and at least one non-semiconductor monolayer constrained within a crystal lattice of adjacent base semiconductor portions. The method may further include forming a base on the first superlattice, and forming a second superlattice on the base comprising a plurality of stacked groups of layers, with each group of layers comprising a plurality of stacked base semiconductor monolayers defining a base semiconductor portion, and at least one non-semiconductor monolayer constrained within a crystal lattice of adjacent base semiconductor portions. The method may also include forming an emitter on the second superlattice.
    Type: Application
    Filed: June 26, 2020
    Publication date: July 15, 2021
    Inventor: RICHARD BURTON
  • Publication number: 20210217880
    Abstract: A bipolar junction transistor (BJT) may include a substrate defining a collector region therein. A first superlattice may be on the substrate including a plurality of stacked groups of first layers, with each group of first layers including a first plurality of stacked base semiconductor monolayers defining a first base semiconductor portion, and at least one first non-semiconductor monolayer constrained within a crystal lattice of adjacent first base semiconductor portions. Furthermore, a base may be on the first superlattice, and a second superlattice may be on the base including a second plurality of stacked groups of second layers, with each group of second layers including a plurality of stacked base semiconductor monolayers defining a second base semiconductor portion, and at least one second non-semiconductor monolayer constrained within a crystal lattice of adjacent second base semiconductor portions. An emitter may be on the second superlattice.
    Type: Application
    Filed: June 26, 2020
    Publication date: July 15, 2021
    Inventor: RICHARD BURTON
  • Publication number: 20210141832
    Abstract: In an approach for storage optimization for products manufacturing, a processor pulls parts data for a set of part numbers. A processor calculates an average shelf time for each part number of the set of part numbers. A processor calculates a priority index for each part number of the set of part numbers based on the average shelf time for each part number of the set of part numbers. A processor determines a category for each part number of the set of part numbers based on the priority index for each part number of the set of part numbers and a quantity of parts cumulative percentage for each part number of the set of part numbers.
    Type: Application
    Filed: November 7, 2019
    Publication date: May 13, 2021
    Inventors: Feng Xue, Viktor Bruzsa, Ferenc Simon, Ferenc Tokodi, Richard Burton Finch, Paul Anthony Zulpa, Jeffrey G. Komatsu
  • Publication number: 20210074814
    Abstract: A vertical semiconductor device may include a semiconductor substrate having at least one trench therein, and a superlattice liner at least partially covering sidewall portions of the at least one trench and defining a gap between opposing sidewall portions of the superlattice liner. The superlattice liner may include a plurality of stacked groups of layers, each group of layers comprising stacked base semiconductor monolayers defining a base semiconductor portion, and at least one non-semiconductor monolayer, with each at least one non-semiconductor monolayer of each group being constrained within a crystal lattice of adjacent base semiconductor portions. The device may also include a semiconductor layer on the superlattice liner and including a dopant constrained therein by the superlattice liner, and a conductive body within the at least one trench defining a source contact.
    Type: Application
    Filed: November 23, 2020
    Publication date: March 11, 2021
    Inventors: ROBERT JOHN STEPHENSON, RICHARD BURTON, DMITRI CHOUTOV, NYLES WYNN CODY, DANIEL CONNELLY, ROBERT J. MEARS, ERWIN TRAUTMANN
  • Patent number: 10937868
    Abstract: A method for making a semiconductor device may include forming a hyper-abrupt junction region above a substrate and including a first semiconductor layer having a first conductivity type, a first superlattice layer on the first semiconductor layer, a second semiconductor layer on the first superlattice layer and having a second conductivity type different than the first conductivity type, and a second superlattice layer on the second semiconductor layer. The method may further include forming a gate dielectric layer on the second superlattice layer of the hyper-abrupt junction region, forming a gate electrode on the gate dielectric layer, and forming spaced apart source and drain regions adjacent the hyper-abrupt junction region.
    Type: Grant
    Filed: July 17, 2019
    Date of Patent: March 2, 2021
    Assignee: ATOMERA INCORPORATED
    Inventors: Richard Burton, Marek Hytha, Robert J. Mears
  • Patent number: 10937888
    Abstract: A method for making a semiconductor device may include forming a hyper-abrupt junction region above a substrate and including a first semiconductor layer having a first conductivity type, a first superlattice layer on the first semiconductor layer, a second semiconductor layer on the first superlattice layer and having a second conductivity type different than the first conductivity type, and a second superlattice layer on the second semiconductor layer. The method may further include forming a first contact coupled to the hyper-abrupt junction region and a second contact coupled to the substrate to define a varactor. The first and second superlattices may each include stacked groups of layers, with each group of layers comprising stacked base semiconductor monolayers defining a base semiconductor portion, and at least one non-semiconductor monolayer constrained within a crystal lattice of adjacent base semiconductor portions.
    Type: Grant
    Filed: July 17, 2019
    Date of Patent: March 2, 2021
    Assignee: ATOMERA INCORPORATED
    Inventors: Richard Burton, Marek Hytha, Robert J. Mears
  • Publication number: 20210020750
    Abstract: A method for making a semiconductor device may include forming a hyper-abrupt junction region above a substrate and including a first semiconductor layer having a first conductivity type, a first superlattice layer on the first semiconductor layer, a second semiconductor layer on the first superlattice layer and having a second conductivity type different than the first conductivity type, and a second superlattice layer on the second semiconductor layer. The method may further include forming a gate dielectric layer on the second superlattice layer of the hyper-abrupt junction region, forming a gate electrode on the gate dielectric layer, and forming spaced apart source and drain regions adjacent the hyper-abrupt junction region.
    Type: Application
    Filed: July 17, 2019
    Publication date: January 21, 2021
    Inventors: RICHARD BURTON, Marek Hytha, Robert J. Mears
  • Publication number: 20210020759
    Abstract: A method for making a semiconductor device may include forming a hyper-abrupt junction region above a substrate and including a first semiconductor layer having a first conductivity type, a first superlattice layer on the first semiconductor layer, a second semiconductor layer on the first superlattice layer and having a second conductivity type different than the first conductivity type, and a second superlattice layer on the second semiconductor layer. The method may further include forming a first contact coupled to the hyper-abrupt junction region and a second contact coupled to the substrate to define a varactor. The first and second superlattices may each include stacked groups of layers, with each group of layers comprising stacked base semiconductor monolayers defining a base semiconductor portion, and at least one non-semiconductor monolayer constrained within a crystal lattice of adjacent base semiconductor portions.
    Type: Application
    Filed: July 17, 2019
    Publication date: January 21, 2021
    Inventors: RICHARD BURTON, MAREK HYTHA, ROBERT J. MEARS
  • Publication number: 20210020748
    Abstract: A method for making semiconductor device may include forming a hyper-abrupt junction region on a substrate and including a first semiconductor layer having a first conductivity type, a superlattice layer on the first semiconductor layer, and a second semiconductor layer on the superlattice layer and having a second conductivity type different than the first conductivity type. The first, second, and the superlattice layers may be U-shaped. The method may further include forming a gate dielectric layer on the second semiconductor layer of the hyper-abrupt junction region, forming a gate electrode on the gate dielectric layer, and forming spaced apart source and drain regions adjacent the hyper-abrupt junction region.
    Type: Application
    Filed: July 17, 2019
    Publication date: January 21, 2021
    Inventors: Richard Burton, Marek Hytha, Robert J. Mears
  • Publication number: 20210020749
    Abstract: A semiconductor device may include a substrate and a hyper-abrupt junction region carried by the substrate. The hyper-abrupt region may include a first semiconductor layer having a first conductivity type, a first superlattice layer on the first semiconductor layer, a second semiconductor layer on the first superlattice layer and having a second conductivity type different than the first conductivity type, and a second superlattice layer on the second semiconductor layer. The semiconductor device may further include a gate dielectric layer on the second superlattice layer of the hyper-abrupt junction region, a gate electrode on the gate dielectric layer, and spaced apart source and drain regions adjacent the hyper-abrupt junction region.
    Type: Application
    Filed: July 17, 2019
    Publication date: January 21, 2021
    Inventors: Richard Burton, Marek Hytha, Robert J. Mears