Patents by Inventor Richard Hammond

Richard Hammond has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20050116219
    Abstract: Circuits for processing radio frequency (“RF”) and microwave signals are fabricated using field effect transistors (“FETs”) that have one or more strained channel layers disposed on one or more planarized substrate layers. FETs having such a configuration exhibit improved values for, for example, transconductance and noise figure. RF circuits such as, for example, voltage controlled oscillators (“VCOs”), low noise amplifiers (“LNAs”), and phase locked loops (“PLLs”) built using these FETs also exhibit enhanced performance.
    Type: Application
    Filed: January 10, 2005
    Publication date: June 2, 2005
    Applicant: AmberWave Systems Corporation
    Inventors: Glyn Braithwaite, Richard Hammond, Matthew Currie
  • Patent number: 6900094
    Abstract: A method is disclosed of forming buried channel devices and surface channel devices on a heterostructure semiconductor substrate. In an embodiment, the method includes the steps of providing a structure including a first layer having a first oxidation rate disposed over a second layer having a second oxidation rate wherein the first oxidation rate is greater than the second oxidation rate, reacting said first layer to form a sacrificial layer, and removing said sacrificial layer to expose said second layer.
    Type: Grant
    Filed: June 14, 2002
    Date of Patent: May 31, 2005
    Assignee: AmberWave Systems Corporation
    Inventors: Richard Hammond, Matthew Currie
  • Publication number: 20050054168
    Abstract: Semiconductor structures and devices including strained material layers having impurity-free zones, and methods for fabricating same. Certain regions of the strained material layers are kept free of impurities that can interdiffuse from adjacent portions of the semiconductor. When impurities are present in certain regions of the strained material layers, there is degradation in device performance. By employing semiconductor structures and devices (e.g., field effect transistors or “FETs”) that have the features described, or are fabricated in accordance with the steps described, device operation is enhanced.
    Type: Application
    Filed: October 25, 2004
    Publication date: March 10, 2005
    Applicant: AmberWave Systems Corporation
    Inventors: Matthew Currie, Anthony Lochtefeld, Richard Hammond, Eugene Fitzgerald
  • Publication number: 20050042849
    Abstract: A semiconductor device and a method for fabricating a semiconductor device involve a semiconductor layer that includes a first material and a second material. The first and second materials can be silicon and germanium. A contact of the device has a portion proximal to the semiconductor layer and a portion distal to the semiconductor layer. The distal portion includes the first material and the second material. A metal layer formed adjacent to the relaxed semiconductor layer and adjacent to the distal portion of the contact is simultaneously reacted with the relaxed semiconductor layer and with the distal portion of the contact to provide metallic contact material.
    Type: Application
    Filed: September 17, 2004
    Publication date: February 24, 2005
    Applicant: AmberWave Systems Corporation
    Inventors: Matthew Currie, Richard Hammond
  • Patent number: 6858502
    Abstract: A method and a layered heterostructure for forming p-channel field effect transistors is described incorporating a plurality of semiconductor layers on a semiconductor substrate, a composite channel structure of a first epitaxial Ge layer and a second compressively strained SiGe layer having a higher barrier or a deeper confining quantum well and having extremely high hole mobility. The invention overcomes the problem of a limited hole mobility for a p-channel device with only a single compressively strained SiGe channel layer.
    Type: Grant
    Filed: November 20, 2001
    Date of Patent: February 22, 2005
    Assignee: International Business Machines Corporation
    Inventors: Jack Oon Chu, Richard Hammond, Khalid EzzEldin Ismail, Steven John Koester, Patricia May Mooney, John A. Ott
  • Patent number: 6846720
    Abstract: A MOSFET device in strained silicon-on-SiGe and a method of forming the device are described. The said device achieves reduced junction leakage due to the lower band-gap values of SiGe. The method consists of forming isolation trenches in a composite strained-Si/SiGe substrate and growing a liner oxide by wet oxidation such that oxidation is selective to SiGe only, with negligible oxidation of silicon surfaces. Selective oxidation results in oxide encroachment under strained-Si, thereby reducing the junction area after device fabrication is completed. Reduced junction area leads to reduced n+/p or p+/n junction leakage current.
    Type: Grant
    Filed: June 18, 2003
    Date of Patent: January 25, 2005
    Assignee: Agency for Science, Technology and Research
    Inventors: Narayanan Balasubramanian, Richard Hammond
  • Patent number: 6846715
    Abstract: A method of fabricating a semiconductor device including providing a semiconductor heterostructure, the heterostructure having a relaxed Si1?xGex layer on a substrate, a strained channel layer on the relaxed Si1?xGex layer, and a Si1?yGey layer; removing the Si1?yGey layer; and providing a dielectric layer. The dielectric layer includes a gate dielectric of a MISFET. In alternative embodiments, the heterostructure includes a SiGe spacer layer and a Si layer.
    Type: Grant
    Filed: April 23, 2003
    Date of Patent: January 25, 2005
    Assignee: AmberWave Systems Corporation
    Inventors: Eugene A. Fitzgerald, Richard Hammond, Matthew Currie
  • Publication number: 20040259314
    Abstract: A MOSFET device in strained silicon-on-SiGe and a method of forming the device are described. The said device achieves reduced junction leakage due to the lower band-gap values of SiGe. The method consists of forming isolation trenches in a composite strained-Si/SiGe substrate and growing a liner oxide by wet oxidation such that oxidation is selective to SiGe only, with negligible oxidation of silicon surfaces. Selective oxidation results in oxide encroachment under strained-Si, thereby reducing the junction area after device fabrication is completed. Reduced junction area leads to reduced n+/p or p+/n junction leakage current.
    Type: Application
    Filed: June 18, 2003
    Publication date: December 23, 2004
    Applicant: Institute Of Microelectronics & Amberwave Systems Corporation
    Inventors: Narayanan Balasubramanian, Richard Hammond
  • Patent number: 6831292
    Abstract: Semiconductor structures and devices including strained material layers having impurity-free zones, and methods for fabricating same. Certain regions of the strained material layers are kept free of impurities that can interdiffuse from adjacent portions of the semiconductor. When impurities are present in certain regions of the strained material layers, there is degradation in device performance. By employing semiconductor structures and devices (e.g., field effect transistors or “FETs”) that have the features described, or are fabricated in accordance with the steps described, device operation is enhanced.
    Type: Grant
    Filed: September 20, 2002
    Date of Patent: December 14, 2004
    Assignee: AmberWave Systems Corporation
    Inventors: Matthew Currie, Anthony Lochtefeld, Richard Hammond, Eugene Fitzgerald
  • Publication number: 20040227154
    Abstract: A layered structure for forming electronic devices thereon is provided. The layered structure includes an over-shoot layer, Si1-yGey, within a relaxed Si1-xGex layer, wherein y=X+Z and Z is in the range from 0.01 to 0.1 and X is from 0.35 to 0.5. The over-shoot layer has a thickness that is less than its critical thickness.
    Type: Application
    Filed: April 26, 2004
    Publication date: November 18, 2004
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Jack Oon Chu, Richard Hammond, Khalid EzzEldin Ismail, Steven John Koester, Patricia May Mooney, John A. Ott
  • Publication number: 20040171223
    Abstract: A method is disclosed of forming buried channel devices and surface channel devices on a heterostructure semiconductor substrate. In an embodiment, the method includes the steps of providing a structure including a first layer having a first oxidation rate disposed over a second layer having a second oxidation rate wherein the first oxidation rate is greater than the second oxidation rate, reacting said first layer to form a sacrificial layer, and removing said sacrificial layer to expose said second layer.
    Type: Application
    Filed: March 10, 2004
    Publication date: September 2, 2004
    Applicant: AmberWave Systems Corporation
    Inventors: Richard Hammond, Matthew Currie
  • Publication number: 20040093652
    Abstract: A new variety of Chrysanthemum plant named ‘Esperanto Improved,’ having a uniform canopy of dark pink-purple/white striped single type flowers with a yellow/green disc. The new variety exhibits medium vigor with a free branching and uniform spreading habit and good foliage presentation.
    Type: Application
    Filed: September 23, 2003
    Publication date: May 13, 2004
    Applicant: Aurora Varieties S.L.
    Inventor: Richard Hammond
  • Publication number: 20040084668
    Abstract: Transistors including a buried channel layer intermediate to a source and a drain and a surface layer intermediate to the buried layer and a gate are operated so as to cause current between the source and the drain to flow predominately through the buried channel layer by applying a back-bias voltage to the transistor. The back-bias voltage modulates a free charge carrier density distribution in the buried layer and in the surface layer.
    Type: Application
    Filed: October 17, 2003
    Publication date: May 6, 2004
    Applicant: AmberWave Systems Corporation
    Inventors: Richard Hammond, Glyn Braithwaite
  • Publication number: 20040060089
    Abstract: A new variety of Chrysanthemum plant named ‘Esperanto Happy’, having a good uniform canopy of bright red/yellow striped single flowers with a yellow/green disc. The variety has medium vigor, a free branching and uniform spreading habit, and good foliage presentation.
    Type: Application
    Filed: September 23, 2003
    Publication date: March 25, 2004
    Applicant: Aurora Varieties, S.L.
    Inventor: Richard Hammond
  • Publication number: 20040031979
    Abstract: The benefits of strained semiconductors are combined with silicon-on-insulator approaches to substrate and device fabrication.
    Type: Application
    Filed: June 6, 2003
    Publication date: February 19, 2004
    Applicant: AmberWave Systems Corporation
    Inventors: Anthony J. Lochtefeld, Thomas A. Langdo, Richard Hammond, Matthew T. Currie, Glyn Braithwaite, Eugene A. Fitzgerald
  • Patent number: 6680496
    Abstract: Transistors including a buried channel layer intermediate to a source and a drain and a surface layer intermediate to the buried layer and a gate are operated so as to cause current between the source and the drain to flow predominately through the buried channel layer by applying a back-bias voltage to the transistor. The back-bias voltage modulates a free charge carrier density distribution in the buried layer and in the surface layer.
    Type: Grant
    Filed: July 8, 2002
    Date of Patent: January 20, 2004
    Assignee: AmberWave Systems Corp.
    Inventors: Richard Hammond, Glyn Braithwaite
  • Publication number: 20040005740
    Abstract: The benefits of strained semiconductors are combined with silicon-on-insulator approaches to substrate and device fabrication.
    Type: Application
    Filed: June 6, 2003
    Publication date: January 8, 2004
    Applicant: AmberWave Systems Corporation
    Inventors: Anthony J. Lochtefeld, Thomas A. Langdo, Richard Hammond, Matthew T. Currie, Eugene A. Fitzgerald
  • Publication number: 20040004230
    Abstract: Transistors including a buried channel layer intermediate to a source and a drain and a surface layer intermediate to the buried layer and a gate are operated so as to cause current between the source and the drain to flow predominately through the buried channel layer by applying a back-bias voltage to the transistor. The back-bias voltage modulates a free charge carrier density distribution in the buried layer and in the surface layer.
    Type: Application
    Filed: July 8, 2002
    Publication date: January 8, 2004
    Applicant: AmberWave Systems Corporation
    Inventors: Richard Hammond, Glyn Braithwaite
  • Patent number: PP15781
    Abstract: A new variety of Chrysanthemum plant named ‘Esperanto Improved,’ having a uniform canopy of dark pink-purple/white striped single type flowers with a yellow/green disc. The new variety exhibits medium vigor with a free branching and uniform spreading habit and good foliage presentation.
    Type: Grant
    Filed: September 23, 2003
    Date of Patent: June 7, 2005
    Assignee: Aurora Varieties S.L.
    Inventor: Richard Hammond
  • Patent number: PP15419
    Abstract: A new variety of Chrysanthemum plant named ‘Esperanto Happy’, having a good uniform canopy of bright red/yellow striped single flowers with a yellow/green disc. The variety has medium vigor, a free branching and uniform spreading habit, and good foliage presentation.
    Type: Grant
    Filed: September 23, 2003
    Date of Patent: December 14, 2004
    Assignee: Aurora Varieties S.L.
    Inventor: Richard Hammond