Patents by Inventor Sam Kyu Won
Sam Kyu Won has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 7623403Abstract: A NAND flash memory device having memory cells for storing data includes a fuse circuit configured to store option information for operation of the NAND flash memory device as logic codes. A register circuit includes registers for temporarily storing the logic codes stored in the fuse circuit. A test circuit is configured to change the logic code stored in the register circuit and store the changed logic code irrespective of the logic code of the fuse circuit for test operation of the NAND flash memory device. A processor is configured to control operation of the NAND flash memory device.Type: GrantFiled: December 3, 2007Date of Patent: November 24, 2009Assignee: Hynix Semiconductor Inc.Inventors: Jae-Won Cha, Sam-Kyu Won, Kwang-Ho Baek
-
Publication number: 20090231919Abstract: A semiconductor memory device and an erase method in the same are disclosed. The semiconductor memory device includes a memory cell array configured to have a cell string in which memory cells are coupled, a block switch configured to switch a global word line and a word line of the memory cell array, a block decoder configured to control the block switch, and a recycle switch configured to use an erase voltage charged in a P-well of the memory cell array as a supply voltage of the block decoder.Type: ApplicationFiled: June 10, 2008Publication date: September 17, 2009Applicant: Hynix Semiconductor Inc.Inventors: Sam Kyu WON, Jae Won Cha, In Ho Kang, Kwang Ho Baek
-
Publication number: 20090225593Abstract: A method of operating a flash memory device includes reading a first bit data by employing a first read voltage or a second read voltage higher than the first read voltage according to a program state of a first flag cell. The first flag cell is programmed when the first bit data is programmed into the MLC. A second bit data may be read by employing a third read voltage that is higher than the first read voltage or the second read voltage, or by employing the first read voltage and the third read voltage according to a program state of a second flag cell. The second flag cell is programmed when the second bit data is programmed into the MLC. Alternatively to reading the second bit data, the second bit data is fixed to a set data and the set data is output.Type: ApplicationFiled: May 12, 2008Publication date: September 10, 2009Applicant: Hynix Semiconductor Inc.Inventors: Jae Won CHA, Sam Kyu Won, In Ho Kang, Kwang Ho Baek
-
Publication number: 20090185420Abstract: A page buffer circuit with reduced size and methods for reading and programming data is provided. In the reading operation, the page buffer circuit reads out a data bit by alternatively using a higher bit register or a lower bit register regardless of whether the data bit read from the multi-level cell is a higher bit or a lower bit, thereby reducing the circuit area and improves the performance of operation.Type: ApplicationFiled: March 23, 2009Publication date: July 23, 2009Applicant: Hynix Semiconductor Inc.Inventors: Jin Yong Seong, Sam Kyu Won
-
Publication number: 20090185419Abstract: A page buffer circuit with reduced size and methods for reading and programming data is provided. In the reading operation, the page buffer circuit reads out a data bit by alternatively using a higher bit register or a lower bit register regardless of whether the data bit read from the multi-level cell is a higher bit or a lower bit, thereby reducing the circuit area and improves the performance of operation.Type: ApplicationFiled: March 23, 2009Publication date: July 23, 2009Applicant: Hynix Semiconductor Inc.Inventors: Jin Yong Seong, Sam Kyu Won
-
Publication number: 20090161425Abstract: In a method of determining a flag state of a non-volatile memory device, an arithmetic logic unit of a microcontroller is employed without an additional circuit. The method includes providing n flag state information about n flag cells, resetting an entire flag state information value, sequentially reading first to n flag state information, increasing the entire flag state information value depending on a read result of the first to n flag state information, and determining a flag state by comparing the entire flag state information value and a critical value.Type: ApplicationFiled: June 12, 2008Publication date: June 25, 2009Applicant: Hynix Semiconductor Inc.Inventors: Byung Ryul KIM, Duck Ju Kim, You Sung Kim, Sam Kyu Won
-
Publication number: 20090141551Abstract: A method for performing erasing operation in a nonvolatile memory device includes the steps of applying an erasing voltage to P-wells of a selected memory cell block which is composed of a plurality of strings in each of which a plurality of memory cells and side memory cells are connected in series; performing soft programming operation by applying a soft programming voltage to word lines of the selected memory cell block; and programming the side memory cells by applying a programming voltage to the side memory cells.Type: ApplicationFiled: June 9, 2008Publication date: June 4, 2009Applicant: Hynix Semiconductor Inc.Inventors: Sam Kyu WON, Jae Won Cha, Kwang Ho Baek
-
Patent number: 7535768Abstract: A method of controlling a copy-back operation of a flash memory device including multi-level cells. In the method, the copy-back operation can be executed even without an additional storage space. Accordingly, a program time can be shortened and operational performance of a flash memory device can be improved.Type: GrantFiled: October 15, 2007Date of Patent: May 19, 2009Assignee: Hynix Semiconductor Inc.Inventors: Jin Yong Seong, Sam Kyu Won
-
Publication number: 20090108916Abstract: A pump circuit includes a plurality of transfer elements, capacitors, and controllers. The transfer elements are connected in series between a power supply terminal and an output terminal. The capacitors charge two terminals of each of the transfer elements according to first and second clock signals, respectively. Each of the controllers includes first and second switch elements, which are operated in opposite manners in response to the first or second clock signal to control each of the transfer elements.Type: ApplicationFiled: May 8, 2008Publication date: April 30, 2009Applicant: Hynix Semiconductor Inc.Inventors: Kwang Ho Baek, Sam Kyu Won, Jae Won Cha
-
Publication number: 20090097325Abstract: In a programming method of a non-volatile memory device, a program operation is performed by applying a program voltage to a selected word line and a first pass voltage to unselected word lines. The first pass voltage shifts to a second pass voltage having a level lower than that of the first pass voltage. A verify operation is performed by applying a verify voltage to the selected word line. The verify voltage has a level lower than that of the second pass voltage.Type: ApplicationFiled: June 6, 2008Publication date: April 16, 2009Applicant: Hynix Semiconductor Inc.Inventors: Sam Kyu Won, Jae Won Cha, Kwang Ho Baek
-
Patent number: 7515477Abstract: A non-volatile memory device comprises an even bit line and an odd bit line contacting to a memory cell array. A register unit includes a first register and a second register for temporarily storing data. A detecting node detects a voltage level of the specific bit line or the specific register which is connected to the bit lines and the registers. A selecting unit of the bit line includes a first variable voltage input terminal and a second variable voltage input terminal. The first variable voltage input terminal applies a first variable voltage of a specific voltage level to the even bit line in response to an even discharge signal. The second variable voltage input terminal applies a second variable voltage of a specific voltage level to the odd bit line in response to an odd discharge signal.Type: GrantFiled: May 21, 2007Date of Patent: April 7, 2009Assignee: Hynix Semiconductor Inc.Inventors: Jae Won Cha, Sam Kyu Won, Kwang Ho Baek
-
Patent number: 7508709Abstract: A page buffer circuit with reduced size and methods for reading and programming data is provided. In the reading operation, the page buffer circuit reads out a data bit by alternatively using a higher bit register or a lower bit register regardless of whether the data bit read from the multi-level cell is a higher bit or a lower bit, thereby reducing the circuit area and improves the performance of operation.Type: GrantFiled: December 14, 2005Date of Patent: March 24, 2009Assignee: Hynix Semiconductor Inc.Inventors: Jin Yong Seong, Sam Kyu Won
-
Publication number: 20090067254Abstract: A method of programming a multi level cell in a non-volatile memory device includes providing different data to main cells and indicator cells. The main cells and indicator cells have different threshold voltages in accordance with the data. A program operation is performed on a main cell and an indicator cell. A first verifying operation is performed based on a first verifying voltage of the main cell and the indicator cell. The program operation and the first verifying operation are performed repeatedly until a threshold voltage of a first cell of the indicator cells is higher than the first verifying voltage. A second verifying operation is performed on the main cell based on a second verifying voltage when the threshold voltage of the first cell is higher than the first verifying voltage.Type: ApplicationFiled: January 25, 2008Publication date: March 12, 2009Applicant: Hynix Semiconductor Inc.Inventors: Sam Kyu WON, Jae Won Cha, Kwang Ho Baek
-
Publication number: 20090052241Abstract: In a method of operating a non-volatile memory device, a bit line is precharged to a positive voltage, which is input through a common source line of cell strings of memory cells, according to a degree in which a selected memory cell has been programmed. Data according to a voltage level of a sensing node, which is changed according to a level of the voltage of the bit line, is stored in a first latch of a page buffer. The data stored in the first latch is transferred to a second latch through the sensing node.Type: ApplicationFiled: June 27, 2008Publication date: February 26, 2009Applicant: Hynix Semiconductor Inc.Inventors: Kwang Ho Baek, Sam Kyu Won, Jae Won Cha
-
Publication number: 20090040830Abstract: A semiconductor memory device can improve electrical properties by prohibiting a leakage current, which flows through a memory cell, in such a way as to turn off a drain select transistor, a source select transistor and a side transistor of an unselected memory cell block when the semiconductor memory device operates. The semiconductor memory device includes a memory cell block in which a plurality of memory cells, drain and source select transistors, and side word line transistors are connected in a string structure, a block decoder for outputting a block select signal in response to predecoded address signals and controlling the drain and source select transistors and the side word line transistors, and a block switch for connecting a global word line to word lines of the memory cell block in response to the block select signal.Type: ApplicationFiled: June 27, 2008Publication date: February 12, 2009Applicant: Hynix Semiconductor Inc.Inventors: Kwang Ho BAEK, Sam Kyu WON, Jae Won CHA
-
Publication number: 20090040826Abstract: A flash memory device is disclosed. The flash memory device includes a memory cell array configured to have memory cells for storing data, and store initial data in a part of the memory cells, a page buffer circuit configured to have page buffers for providing data to be programmed in the memory cell or reading data from the memory cell, a controller configured to control the page buffer circuit so that the initial data stored in the memory cell array are read when operation of the flash memory device is started, discriminate error of the read initial data, and amend the error of the initial data, and an initial data latching circuit for latching the initial data of which the error is amended by the controller.Type: ApplicationFiled: December 20, 2007Publication date: February 12, 2009Applicant: Hynix Semiconductor Inc.Inventors: Jae Won Cha, Sam Kyu Won, Kwang Ho Baek
-
Publication number: 20090027958Abstract: A voltage conversion circuit includes a reference voltage generation unit for generating a reference voltage having a uniform level regardless of a level of an input voltage varying according to an operation mode; and a driver unit for generating and outputting an active voltage or a standby voltage using the reference voltage output by the reference voltage generation unit according to a control signal.Type: ApplicationFiled: December 17, 2007Publication date: January 29, 2009Applicant: Hynix Semiconductor Inc.Inventors: Jae Won CHA, Sam Kyu Won, Kwang Ho Baek
-
Publication number: 20090027968Abstract: A NAND flash memory device having memory cells for storing data includes a fuse circuit configured to store option information for operation of the NAND flash memory device as logic codes. A register circuit includes registers for temporarily storing the logic codes stored in the fuse circuit. A test circuit is configured to change the logic code stored in the register circuit and store the changed logic code irrespective of the logic code of the fuse circuit for test operation of the NAND flash memory device. A processor is configured to control operation of the NAND flash memory device.Type: ApplicationFiled: December 3, 2007Publication date: January 29, 2009Applicant: Hynix Semiconductor Inc.Inventors: Jae Won CHA, Sam Kyu Won, Kwang Ho Baek
-
Patent number: 7440346Abstract: A semiconductor memory device includes a high voltage generator for generating a high voltage and applying the generated high voltage to a memory unit, a converter for converting an output voltage of the high voltage generator into a digital signal, and a mode selection unit for outputting an output of the converter or an output of the memory unit through an I/O terminal selectively.Type: GrantFiled: December 28, 2006Date of Patent: October 21, 2008Assignee: Hynix Semiconductor Inc.Inventor: Sam Kyu Won
-
Publication number: 20080159006Abstract: A non-volatile memory device comprises an even bit line and an odd bit line contacting to a memory cell array. A register unit includes a first register and a second register for temporarily storing data. A detecting node detects a voltage level of the specific bit line or the specific register which is connected to the bit lines and the registers. A selecting unit of the bit line includes a first power input terminal and a second power input terminal. The first power input terminal applies a first power of a specific voltage level to the even bit line in response to an even discharge signal. The second power input terminal applies a second power of a specific voltage level to the odd bit line in response to an odd discharge signal.Type: ApplicationFiled: May 21, 2007Publication date: July 3, 2008Applicant: Hynix Semiconductor Inc.Inventors: Jae Won Cha, Sam Kyu Won, Kwang Ho Baek