Patents by Inventor Saravuth Sirinorakul

Saravuth Sirinorakul has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11901308
    Abstract: The present disclosure is directed to improving EMI shielding to provide more reliable semiconductor packages. The semiconductor package may be, for example, a lead frame including one or multiple dies attached thereto. The semiconductor package may include only wire bonds or a combination of clip bonds and wire bonds. An integrated shielding structure may be disposed in between the package substrate and the encapsulant to shield internal and/or external EMI. For example, a top surface of the integrated shield structure is exposed.
    Type: Grant
    Filed: July 21, 2021
    Date of Patent: February 13, 2024
    Assignee: UTAC HEADQUARTERS PTE. LTD.
    Inventors: Saravuth Sirinorakul, Il Kwon Shim, Kok Chuen Lock, Roel Adeva Robles, Eakkasit Dumsong
  • Patent number: 11804416
    Abstract: A semiconductor device has a semiconductor die with a sensor and a cavity formed into a first surface of the semiconductor die to provide access to the sensor. A protective layer is formed on the first surface of the semiconductor die around the cavity. An encapsulant is deposited around the semiconductor die. The protective layer blocks the encapsulant from entering the cavity. With the cavity clear of encapsulant, liquid or gas has unobstructed entry into cavity during operation of the semiconductor die. The clear entry for the cavity provides reliable sensor detection and measurement. The semiconductor die is disposed over a leadframe. The semiconductor die has a sensor. The protective layer can be a film. The protective layer can have a beveled surface. A surface of the leadframe can be exposed from the encapsulant. A second surface of the semiconductor die can be exposed from the encapsulant.
    Type: Grant
    Filed: August 6, 2021
    Date of Patent: October 31, 2023
    Assignee: UTAC Headquarters Pte. Ltd.
    Inventors: Saravuth Sirinorakul, Preecha Joymak, Natawat Kasikornrungroj, Wasu Aingkaew, Kawin Saiubol, Thanawat Jaengkrajarng
  • Publication number: 20220270942
    Abstract: A flip chip package is disclosed. The package includes a leadframe surrounding a flip chip. The leadframe and flip chip are encapsulated by a mold compound. The leadframe provides package support to enhance the mechanical stability of the package. In some cases, a heat dissipating structure is disposed on top of the package, connecting the flip chip to enhance heat dissipation.
    Type: Application
    Filed: February 25, 2022
    Publication date: August 25, 2022
    Inventors: Nataporn Charusabha, Kunakorn Kaoson, Saravuth Sirinorakul, Sukhontip Jaikongkaew, Il Kwon Shim
  • Publication number: 20220077019
    Abstract: A semiconductor device has a semiconductor die with a sensor and a cavity formed into a first surface of the semiconductor die to provide access to the sensor. A protective layer is formed on the first surface of the semiconductor die around the cavity. An encapsulant is deposited around the semiconductor die. The protective layer blocks the encapsulant from entering the cavity. With the cavity clear of encapsulant, liquid or gas has unobstructed entry into cavity during operation of the semiconductor die. The clear entry for the cavity provides reliable sensor detection and measurement. The semiconductor die is disposed over a leadframe. The semiconductor die has a sensor. The protective layer can be a film. The protective layer can have a beveled surface. A surface of the leadframe can be exposed from the encapsulant. A second surface of the semiconductor die can be exposed from the encapsulant.
    Type: Application
    Filed: August 6, 2021
    Publication date: March 10, 2022
    Applicant: UTAC Headquarters Pte. Ltd.
    Inventors: Saravuth Sirinorakul, Preecha Joymak, Natawat Kasikornrungroj, Wasu Aingkaew, Kawin Saiubol, Thanawat Jaengkrajarng
  • Publication number: 20220028798
    Abstract: The present disclosure is directed to improving EMI shielding to provide more reliable semiconductor packages. The semiconductor package may be, for example, a lead frame including one or multiple dies attached thereto. The semiconductor package may include only wire bonds or a combination of clip bonds and wire bonds. An integrated shielding structure may be disposed in between the package substrate and the encapsulant to shield internal and/or external EMI. For example, a top surface of the integrated shield structure is exposed.
    Type: Application
    Filed: July 21, 2021
    Publication date: January 27, 2022
    Inventors: Saravuth SIRINORAKUL, Il Kwon SHIM, Kok Chuen LOCK, Roel Adeva ROBLES, Eakkasit DUMSONG
  • Patent number: 11227818
    Abstract: An embodiment related to a stacked package is disclosed. The stacked package includes a conductive gang with gang legs electrically coupling a second component stacked over a first die to a package substrate. The first die is mounted over a die attach region of the package substrate and electrically coupled to the package substrate.
    Type: Grant
    Filed: July 29, 2020
    Date of Patent: January 18, 2022
    Assignee: UTAC Headquarters Pte. Ltd.
    Inventors: Wing Keung Lam, Saravuth Sirinorakul, Kok Chuen Lock, Roel Adeva Robles
  • Patent number: 11139233
    Abstract: A method for forming a semiconductor package is disclosed herein. The method includes forming a package substrate having a first major surface and a second major surface opposite to the first major surface. The package substrate includes a recess region below the first major surface defined with a die region and a non-die region surrounding the die region. A semiconductor die is disposed in the die region within the recess region. A dam structure is disposed within the recess region. The dam structure surrounds the semiconductor die and extends upwardly to a height below the first major surface of the package substrate. The method also includes dispensing a liquid encapsulant material into the recess region. The liquid encapsulant material is surrounded by the dam structure and extends upwardly to a height below the height of the dam structure. A package lid is attached to the package substrate.
    Type: Grant
    Filed: May 28, 2020
    Date of Patent: October 5, 2021
    Assignee: UTAC Headquarters Pte. Ltd.
    Inventors: Hua Hong Tan, Wilson Poh Leng Ong, Kriangsak Sae Le, Saravuth Sirinorakul, Somsak Phukronghin, Paweena Phatto
  • Publication number: 20210035891
    Abstract: An embodiment related to a stacked package is disclosed. The stacked package includes a conductive gang with gang legs electrically coupling a second component stacked over a first die to a package substrate. The first die is mounted over a die attach region of the package substrate and electrically coupled to the package substrate.
    Type: Application
    Filed: July 29, 2020
    Publication date: February 4, 2021
    Inventors: Wing Keung LAM, Saravuth SIRINORAKUL, Kok Chuen LOCK, Roel Adeva ROBLES
  • Publication number: 20200321273
    Abstract: A method for forming a semiconductor package is disclosed herein. The method includes forming a package substrate having a first major surface and a second major surface opposite to the first major surface. The package substrate includes a recess region below the first major surface defined with a die region and a non-die region surrounding the die region. A semiconductor die is disposed in the die region within the recess region. A dam structure is disposed within the recess region. The dam structure surrounds the semiconductor die and extends upwardly to a height below the first major surface of the package substrate. The method also includes dispensing a liquid encapsulant material into the recess region. The liquid encapsulant material is surrounded by the dam structure and extends upwardly to a height below the height of the dam structure. A package lid is attached to the package substrate.
    Type: Application
    Filed: May 28, 2020
    Publication date: October 8, 2020
    Inventors: Hua Hong TAN, Wilson Poh Leng ONG, Kriangsak Sae LE, Saravuth SIRINORAKUL, Somsak PHUKRONGHIN, Paweena PHATTO
  • Patent number: 10734247
    Abstract: Embodiments of the present invention are directed to a method of manufacturing a semiconductor package with an internal routing circuit. The internal routing circuit is formed from multiple molding routing layers in a leadframe land grid array semiconductor package by using a laser to blast away un-designed conductive areas to create conductive paths on each molding compound layer of the semiconductor package.
    Type: Grant
    Filed: November 3, 2017
    Date of Patent: August 4, 2020
    Assignee: UTAC Headquarters PTE. LTD
    Inventors: Saravuth Sirinorakul, Suebphong Yenrudee
  • Patent number: 10707161
    Abstract: An improved method for forming a semiconductor package is disclosed herein. The method includes forming a multi-layer package substrate having a first major surface and a second major surface opposite to the first major surface. The package substrate comprises a recess region. A semiconductor die is attached to the die region within the recess region. A dam structure is formed within the recess region. The dam structure surrounds the semiconductor die and extends upward to a height below the first major surface of the package substrate. A liquid encapsulant material is dispensed into the recess region. The liquid encapsulant material is surrounded by the dam structure. The liquid encapsulant extends upwardly to a height below the height of the dam structure. A package lid is attached to the package substrate.
    Type: Grant
    Filed: August 7, 2018
    Date of Patent: July 7, 2020
    Assignee: UTAC Headquarters Pte. Ltd.
    Inventors: Hua Hong Tan, Wilson Poh Leng Ong, Kriangsak Sae Le, Saravuth Sirinorakul, Somsak Phukronghin, Paweena Phatto
  • Patent number: 10658277
    Abstract: Embodiments of the present invention are directed to a semiconductor package with improved thermal performance. The semiconductor package includes a package substrate comprising a top substrate surface and a bottom substrate surface. The package substrate comprises a thickness extending from the top substrate surface to the bottom substrate surface. A heat spreader is disposed on the top substrate surface. The heat spreader comprises a thickness extending from a top planar surface to a bottom planar surface of the heat spreader. The top planar surface of the heat spreader is defined with a die region and a non-die region surrounding the die region. A semiconductor die is directly disposed on the top planar surface of the heat spreader in the die region. The thickness of the heat spreader is greater relative to the thickness of the package substrate.
    Type: Grant
    Filed: August 7, 2018
    Date of Patent: May 19, 2020
    Assignee: UTAC Headquarters Pte. Ltd.
    Inventors: Antonio Bambalan Dimaano, Jr., Nataporn Charusabha, Saravuth Sirinorakul, Preecha Joymak, Roel Adeva Robles
  • Patent number: 10600741
    Abstract: Methods of manufacturing semiconductor packages with metal-plated shields include roughening surfaces of a molding compound by an abrasion process such that the surfaces have an unnatural surface roughness that is rougher than a natural surface roughness. In one embodiment, the method includes obtaining a molded array including a plurality of dies coupled to a substrate and a molding compound encapsulating the plurality of dies, coating all exposed surfaces of the molding compound with an adhesion promoter material, heating the molded array with an adhesion promoter material such that the adhesion promoter material reacts with a portion of the molding compound, resulting in a baked film, and etching away the baked film, resulting in the molding compound having the roughened surfaces. Preferably, the method also includes depositing a catalyst material on the roughened surfaces before a metal layer is coated on the roughened surfaces to speed up the time for the metal layer to adhere to the roughened surfaces.
    Type: Grant
    Filed: December 5, 2017
    Date of Patent: March 24, 2020
    Assignee: Utac Headquarters PTE. LTD.
    Inventors: Suebphong Yenrudee, Chanapat Kongpoung, Sant Hongsongkiat, Siriwanna Ounkaew, Chatchawan Injan, Saravuth Sirinorakul
  • Patent number: 10586771
    Abstract: A conductive polymer shielding layer covering insulating layer formed on an integrated-circuit die is provided and a method thereof. The method comprises die attaching, wire bonding, back etching, insulation molding, partial cutting, conductive material/polymer coating, and singulation.
    Type: Grant
    Filed: December 15, 2014
    Date of Patent: March 10, 2020
    Assignee: UTAC HEADQUARTERS PTE, LTD
    Inventors: Saravuth Sirinorakul, Somchai Nondhasitthichail
  • Patent number: 10515878
    Abstract: Embodiments of the present invention are directed to a semiconductor package with partial plating on contact side surfaces. The semiconductor package includes a top surface, a bottom surface opposite the top surface, and side surfaces between the top and bottom surfaces. Contacts are located on peripheral edges of the bottom surface. Each of the contacts includes a first surface that is flush with the bottom surface, a second surface that is flush with one of the side surfaces, and a third surface between the first surface and the second surface. Each of the side surfaces can include a step such that the area of the bottom surface is differently sized from the area of the top surface and the third surface is located at the step. The first surface is plated, while the second surface is exposed (not plated). At least a portion of the third surface is plated.
    Type: Grant
    Filed: May 22, 2017
    Date of Patent: December 24, 2019
    Assignee: Utac Headquarters PTE Ltd.
    Inventors: Somchai Nondhasitthichai, Saravuth Sirinorakul, Woraya Benjasukul
  • Patent number: 10361146
    Abstract: Embodiments of the present invention are directed to a method of manufacturing a semiconductor package with an internal routing circuit. The internal routing circuit is formed from multiple leadframe routing layers in a plated and etched copper terminal semiconductor package by removing unwanted areas of each leadframe to create conductive paths on an associated leadframe layer of the semiconductor package.
    Type: Grant
    Filed: January 9, 2019
    Date of Patent: July 23, 2019
    Assignee: UTAC Headquarters PTE, LTD.
    Inventors: Saravuth Sirinorakul, Keith M. Edwards, Suebphong Yenrudee, Albert Loh
  • Patent number: 10325782
    Abstract: Embodiments of the present invention are directed to a method of manufacturing a semiconductor package with an internal routing circuit. The internal routing circuit is formed from multiple molding routing layers in a plated and etched copper terminal semiconductor package by using a laser to blast away un-designed conductive areas to create conductive paths on each molding compound layer of the semiconductor package.
    Type: Grant
    Filed: August 9, 2017
    Date of Patent: June 18, 2019
    Assignee: UTAC Headquarters PTE. Ltd.
    Inventors: Saravuth Sirinorakul, Suebphong Yenrudee
  • Publication number: 20190181077
    Abstract: Embodiments of the present invention are directed to a method of manufacturing a semiconductor package with an internal routing circuit. The internal routing circuit is formed from multiple leadframe routing layers in a plated and etched copper terminal semiconductor package by removing unwanted areas of each leadframe to create conductive paths on an associated leadframe layer of the semiconductor package.
    Type: Application
    Filed: January 9, 2019
    Publication date: June 13, 2019
    Applicant: UTAC Headquarters PTE. LTD.
    Inventors: Saravuth Sirinorakul, Keith M. Edwards, Suebphong Yenrudee, Albert Loh
  • Patent number: 10276477
    Abstract: Embodiments of the present invention are directed to a method of manufacturing a semiconductor package with an internal routing circuit. The internal routing circuit is formed from multiple leadframe routing layers in a plated and etched copper terminal semiconductor package by removing unwanted areas of each leadframe to create conductive paths on an associated leadframe layer of the semiconductor package.
    Type: Grant
    Filed: May 9, 2017
    Date of Patent: April 30, 2019
    Assignee: UTAC Headquarters PTE. LTD.
    Inventors: Saravuth Sirinorakul, Keith M. Edwards, Suebphong Yenrudee, Albert Loh
  • Patent number: 10269686
    Abstract: Embodiments of the present invention relate to a semiconductor package that includes a locking feature. The locking feature is provided by an unnatural surface roughness of a first molding compound to increase adhesion with a second molding compound. Surfaces of first molding compound are roughened by an abrasion process such that the surfaces are rougher than a natural surface roughness. The roughened surfaces of the first molding compound provide better adhesion of the second molding compound to the roughened surfaces than to untreated surfaces (e.g., surfaces with the natural surface roughness).
    Type: Grant
    Filed: May 27, 2016
    Date of Patent: April 23, 2019
    Assignee: UTAC Headquarters PTE, LTD.
    Inventors: Suebphong Yenrudee, Saravuth Sirinorakul