Patents by Inventor Seong-Soon Cho

Seong-Soon Cho has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8759224
    Abstract: In a method of forming a pattern structure, a cut-off portion of the node-separated line of a semiconductor device is formed by a double patterning process by using a connection portion of the sacrificial mask pattern and the mask pattern to thereby improve alignment margin. The alignment margin between the mask pattern and the sacrificial mask pattern is increased to an amount of the length of the connection portion of the sacrificial mask pattern. The lines adjacent to the node-separated line include a protrusion portion protruding toward the cut-off portion of the separated line.
    Type: Grant
    Filed: August 18, 2011
    Date of Patent: June 24, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jong-Hyuk Kim, Keon-Soo Kim, Kwang-Shik Shin, Hyun-Chul Back, Seong-Soon Cho, Young-Bae Yoon, Jung-Hwan Park
  • Publication number: 20140138759
    Abstract: In an integrated circuit device and method of manufacturing the same, a resistor pattern is positioned on a device isolation layer of a substrate. The resistor pattern includes a resistor body positioned in a recess portion of the device isolation layer and a connector making contact with the resistor body and positioned on the device isolation layer around the recess portion. The connector has a metal silicide pattern having electric resistance lower than that of the resistor body at an upper portion. A gate pattern is positioned on the active region of the substrate and includes the metal silicide pattern at an upper portion. A resistor interconnection is provided to make contact with the connector of the resistor pattern. A contact resistance between the connector and the resistor interconnection is reduced.
    Type: Application
    Filed: January 8, 2014
    Publication date: May 22, 2014
    Applicant: SAMSUNG Electronics Co., Ltd.
    Inventors: Young-Ho LEE, Keon-Soo KIM, Seong-Soon CHO, Jin- Hyun SHIN
  • Publication number: 20140097484
    Abstract: A semiconductor device, comprising: a plurality of memory cell strings; a bitline; and an interconnection coupling at least two of the memory cell strings to the bitline. Memory cell strings can be coupled to corresponding bitlines through corresponding interconnections. Alternate memory cell strings can be coupled to different bitlines through corresponding different interconnections.
    Type: Application
    Filed: March 15, 2013
    Publication date: April 10, 2014
    Inventors: Kwang-Soo SEOL, Seong-Soon CHO
  • Publication number: 20140080278
    Abstract: In a semiconductor device and a method of making the same, the semiconductor device comprises a substrate including a first region and a second region. At least one first gate structure is on the substrate in the first region, the at least one first gate structure including a first gate insulating layer and a first gate electrode layer on the first gate insulating layer. At least one isolating structure is in the substrate in the second region, a top surface of the isolating structure being lower in height than a top surface of the substrate. At least one resistor pattern is on the at least one isolating structure.
    Type: Application
    Filed: November 25, 2013
    Publication date: March 20, 2014
    Inventors: Jinhyun Shin, Minchul Kim, Seong Soon Cho, Seungwook Chol
  • Patent number: 8642438
    Abstract: In an integrated circuit device and method of manufacturing the same, a resistor pattern is positioned on a device isolation layer of a substrate. The resistor pattern includes a resistor body positioned in a recess portion of the device isolation layer and a connector making contact with the resistor body and positioned on the device isolation layer around the recess portion. The connector has a metal silicide pattern having electric resistance lower than that of the resistor body at an upper portion. A gate pattern is positioned on the active region of the substrate and includes the metal silicide pattern at an upper portion. A resistor interconnection is provided to make contact with the connector of the resistor pattern. A contact resistance between the connector and the resistor interconnection is reduced.
    Type: Grant
    Filed: December 13, 2011
    Date of Patent: February 4, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Young-Ho Lee, Keon-Soo Kim, Seong-Soon Cho, Jin-Hyun Shin
  • Patent number: 8610218
    Abstract: In a semiconductor device and a method of making the same, the semiconductor device comprises a substrate including a first region and a second region. At least one first gate structure is on the substrate in the first region, the at least one first gate structure including a first gate insulating layer and a first gate electrode layer on the first gate insulating layer. At least one isolating structure is in the substrate in the second region, a top surface of the isolating structure being lower in height than a top surface of the substrate. At least one resistor pattern is on the at least one isolating structure.
    Type: Grant
    Filed: March 6, 2012
    Date of Patent: December 17, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jinhyun Shin, Minchul Kim, Seong Soon Cho, Seungwook Choi
  • Publication number: 20120178234
    Abstract: In an integrated circuit device and method of manufacturing the same, a resistor pattern is positioned on a device isolation layer of a substrate. The resistor pattern includes a resistor body positioned in a recess portion of the device isolation layer and a connector making contact with the resistor body and positioned on the device isolation layer around the recess portion. The connector has a metal silicide pattern having electric resistance lower than that of the resistor body at an upper portion. A gate pattern is positioned on the active region of the substrate and includes the metal silicide pattern at an upper portion. A resistor interconnection is provided to make contact with the connector of the resistor pattern. A contact resistance between the connector and the resistor interconnection is reduced.
    Type: Application
    Filed: December 13, 2011
    Publication date: July 12, 2012
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Young-Ho LEE, Keon-Soo Kim, Seong-Soon Cho, Jin-Hyun Shin
  • Publication number: 20120168871
    Abstract: In a semiconductor device and a method of making the same, the semiconductor device comprises a substrate including a first region and a second region. At least one first gate structure is on the substrate in the first region, the at least one first gate structure including a first gate insulating layer and a first gate electrode layer on the first gate insulating layer. At least one isolating structure is in the substrate in the second region, a top surface of the isolating structure being lower in height than a top surface of the substrate. At least one resistor pattern is on the at least one isolating structure.
    Type: Application
    Filed: March 6, 2012
    Publication date: July 5, 2012
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Jinhyun Shin, Minchul Kim, Seong Soon Cho, Seungwook Choi
  • Patent number: 8154104
    Abstract: In a semiconductor device and a method of making the same, the semiconductor device comprises a substrate including a first region and a second region. At least one first gate structure is on the substrate in the first region, the at least one first gate structure including a first gate insulating layer and a first gate electrode layer on the first gate insulating layer. At least one isolating structure is in the substrate in the second region, a top surface of the isolating structure being lower in height than a top surface of the substrate. At least one resistor pattern is on the at least one isolating structure.
    Type: Grant
    Filed: March 19, 2008
    Date of Patent: April 10, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jinhyun Shin, Minchul Kim, Seong Soon Cho, Seungwook Choi
  • Publication number: 20120045901
    Abstract: In a method of forming a pattern structure, a cut-off portion of the node-separated line of a semiconductor device is formed by a double patterning process by using a connection portion of the sacrificial mask pattern and the mask pattern to thereby improve alignment margin. The alignment margin between the mask pattern and the sacrificial mask pattern is increased to an amount of the length of the connection portion of the sacrificial mask pattern. The lines adjacent to the node-separated line include a protrusion portion protruding toward the cut-off portion of the separated line.
    Type: Application
    Filed: August 18, 2011
    Publication date: February 23, 2012
    Inventors: JONG-HYUK KIM, Keon-Soo Kim, Kwang-Shik Shin, Hyun-Chul Back, Seong-Soon Cho, Young-Bae Yoon, Jung-Hwan Park
  • Patent number: 7508048
    Abstract: Methods of fabricating a semiconductor device having multi-gate insulation layers and semiconductor devices fabricated thereby are provided. The method includes forming a pad insulation layer and an initial high voltage gate insulation layer on a first region and a second region of a semiconductor substrate respectively. The initial high voltage gate insulation layer is formed to be thicker than the pad insulation layer. A first isolation layer that penetrates the pad insulation layer and is buried in the semiconductor substrate is formed to define a first active region in the first region, and a second isolation layer that penetrates the initial high voltage gate insulation layer and is buried in the semiconductor substrate is formed to define a second active region in the second region. The pad insulation layer is then removed to expose the first active region. A low voltage gate insulation layer is formed on the exposed first active region.
    Type: Grant
    Filed: January 15, 2004
    Date of Patent: March 24, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Dae-Woong Kang, Hong-Soo Kim, Jung-Dal Choi, Kyu-Charn Park, Seong-Soon Cho, Yong-Sik Yim, Sung-Nam Chang
  • Publication number: 20090051008
    Abstract: In a semiconductor device and a method of making the same, the semiconductor device comprises a substrate including a first region and a second region. At least one first gate structure is on the substrate in the first region, the at least one first gate structure including a first gate insulating layer and a first gate electrode layer on the first gate insulating layer. At least one isolating structure is in the substrate in the second region, a top surface of the isolating structure being lower in height than a top surface of the substrate. At least one resistor pattern is on the at least one isolating structure.
    Type: Application
    Filed: March 19, 2008
    Publication date: February 26, 2009
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Jinhyun Shin, Minchul Kim, Seong Soon Cho, Seungwook Choi
  • Patent number: 7339242
    Abstract: In an embodiment, a memory device includes a semiconductor substrate having cell active regions and a peripheral active region. Plugs, including bit line contact plugs, a common source line, a peripheral gate interconnection contact plug, and peripheral metal interconnection contact plugs are formed of the same conductive layer through the same process. Also, metal interconnections including bit lines, a cell metal interconnection, a peripheral gate interconnection, and peripheral metal interconnections directly connected to the plugs may be formed of the same metal layer through the same process. Accordingly, the interconnection structure such as the plugs and the metal interconnections is simplified and thus the process of their formation is simplified.
    Type: Grant
    Filed: February 22, 2006
    Date of Patent: March 4, 2008
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Seong-Soon Cho, Keon-Soo Kim, Jeong-Hyuk Choi, Sang-Youn Jo
  • Publication number: 20060216891
    Abstract: A non-volatile memory device includes a tunnel oxide layer, a charge storage layer, a blocking insulating layer, and a gate electrode that are sequentially stacked, as well as an impurity diffusion layer in an active region at both sides of the gate electrode. The gate electrode crosses active regions between device isolation layers formed in a predetermined area of a semiconductor substrate, and an edge of the charge storage layer is extended to have a protruding part that protrudes from the gate electrode. In order to form a charge storage layer having a protruding part, a stack insulating layer including first to third insulating layers is formed in an active region between the device isolation layers formed in the substrate. A plurality of gate electrodes crossing the active region are formed on the stack insulating layer, and a sidewall spacer is formed on both sidewalls of the gate electrode.
    Type: Application
    Filed: June 6, 2006
    Publication date: September 28, 2006
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Jung-Dal CHOI, Jong-Woo PARK, Seong-Soon CHO, Chang-Hyun LEE
  • Publication number: 20060186485
    Abstract: In an embodiment, a memory device includes a semiconductor substrate having cell active regions and a peripheral active region. Plugs, including bit line contact plugs, a common source line, a peripheral gate interconnection contact plug, and peripheral metal interconnection contact plugs are formed of the same conductive layer through the same process. Also, metal interconnections including bit lines, a cell metal interconnection, a peripheral gate interconnection, and peripheral metal interconnections directly connected to the plugs may be formed of the same metal layer through the same process. Accordingly, the interconnection structure such as the plugs and the metal interconnections is simplified and thus the process of their formation is simplified.
    Type: Application
    Filed: February 22, 2006
    Publication date: August 24, 2006
    Inventors: Seong-Soon Cho, Keon-Soo Kim, Jeong-Hyuk Choi, Sang-Youn Jo
  • Patent number: 7081651
    Abstract: A non-volatile memory device includes a tunnel oxide layer, a charge storage layer, a blocking insulating layer, and a gate electrode that are sequentially stacked, as well as an impurity diffusion layer in an active region at both sides of the gate electrode. The gate electrode crosses active regions between device isolation layers formed in a predetermined area of a semiconductor substrate, and an edge of the charge storage layer is extended to have a protruding part that protrudes from the gate electrode. In order to form a charge storage layer having a protruding part, a stack insulating layer including first to third insulating layers is formed in an active region between the device isolation layers formed in the substrate. A plurality of gate electrodes crossing the active region are formed on the stack insulating layer, and a sidewall spacer is formed on both sidewalls of the gate electrode.
    Type: Grant
    Filed: June 27, 2002
    Date of Patent: July 25, 2006
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jung-Dal Choi, Jong-Woo Park, Seong-Soon Cho, Chang-Hyun Lee
  • Publication number: 20060138559
    Abstract: Flash memories and methods of manufacturing the same provide at least one resistance pattern on a gate pattern, and are capable of increasing a process margin in the semiconductor fabrication process. Gate patterns and bit line patterns are sequentially formed in a cell array region and a peripheral circuit region of a semiconductor substrate. A bit line interlayer insulating layer is disposed to cover the bit line patterns. At least one resistance pattern is disposed on the bit line interlayer insulating layer in the cell array region of the semiconductor substrate. A planarized interlayer insulating layer is formed on the bit line interlayer insulating layer to cover the resistance pattern. Interconnection lines such as metal interconnection lines are formed on the planarized interlayer insulating layer in the cell array region and the peripheral circuit region of the semiconductor substrate.
    Type: Application
    Filed: December 23, 2005
    Publication date: June 29, 2006
    Inventors: Dong-Jun Lee, Keon-Soo Kim, Hyun-Chul Back, Seong-Soon Cho
  • Patent number: 6979628
    Abstract: Semiconductor devices and methods of forming devices that have field oxides in trenches are disclosed. According to the methods, a semiconductor substrate is prepared. An upper trench is formed at a predetermined region of the semiconductor substrate and a bottom trench is formed at a bottom surface of the upper trench. A field oxide is formed to fill the bottom trench and the upper trench. At this time, the upper trench has a wider width than the bottom trench.
    Type: Grant
    Filed: December 2, 2003
    Date of Patent: December 27, 2005
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hong-Soo Kim, Kyu-Charn Park, Jung-Dal Choi, Seong-Soon Cho
  • Publication number: 20040145020
    Abstract: Methods of fabricating a semiconductor device having multi-gate insulation layers and semiconductor devices fabricated thereby are provided. The method includes forming a pad insulation layer and an initial high voltage gate insulation layer on a first region and a second region of a semiconductor substrate respectively. The initial high voltage gate insulation layer is formed to be thicker than the pad insulation layer. A first isolation layer that penetrates the pad insulation layer and is buried in the semiconductor substrate is formed to define a first active region in the first region, and a second isolation layer that penetrates the initial high voltage gate insulation layer and is buried in the semiconductor substrate is formed to define a second active region in the second region. The pad insulation layer is then removed to expose the first active region. A low voltage gate insulation layer is formed on the exposed first active region.
    Type: Application
    Filed: January 15, 2004
    Publication date: July 29, 2004
    Inventors: Dae-Woong Kang, Hong-Soo Kim, Jung-Dal Choi, Kyu-Charn Park, Seong-Soon Cho, Yong-Sik Yim, Sung-Nam Chang
  • Publication number: 20040137696
    Abstract: Semiconductor devices and methods of forming devices that have field oxides in trenches are disclosed. According to the methods, a semiconductor substrate is prepared. An upper trench is formed at a predetermined region of the semiconductor substrate and a bottom trench is formed at a bottom surface of the upper trench. A field oxide is formed to fill the bottom trench and the upper trench. At this time, the upper trench has a wider width than the bottom trench.
    Type: Application
    Filed: December 2, 2003
    Publication date: July 15, 2004
    Inventors: Hong-Soo Kim, Kyu-Charn Park, Jung-Dal Choi, Seong-Soon Cho