Patents by Inventor Stefan Tegen

Stefan Tegen has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20170222010
    Abstract: A method for manufacturing a semiconductor device includes providing a semiconductor substrate having a first side. A trench having a bottom is formed. The trench separates a first mesa region from a second mesa region formed in the semiconductor substrate. The trench is filled with an insulating material, and the second mesa region is removed relative to the insulating material filled in the trench to form a recess in the semiconductor substrate. In a common process, a first silicide layer is formed on and in contact with a top region of the first mesa region at the first side of the semiconductor substrate and a second silicide layer is formed on and in contact with the bottom of the recess.
    Type: Application
    Filed: January 27, 2017
    Publication date: August 3, 2017
    Inventors: Rolf Weis, Martin Bartels, Marko Lemke, Stefan Tegen
  • Patent number: 9653305
    Abstract: A semiconductor component includes semiconductor fins formed between a base plane and a main surface of a semiconductor body. Each semiconductor fin includes a source region formed between the main surface and a channel/body region, and a drift zone formed between the channel/body region and the base plane. The semiconductor component further includes gate electrode structures on two mutually opposite sides of each channel/body region, and a field electrode structure between mutually adjacent ones of the semiconductor fins. Each field electrode structure is separated from the drift zone by a field dielectric and extends from the main surface as far as the base plane. The gate electrode structures assigned to the mutually adjacent semiconductor fins enclose an upper portion of the corresponding field electrode structure from two sides.
    Type: Grant
    Filed: November 27, 2015
    Date of Patent: May 16, 2017
    Assignee: Infineon Technologies Dresden GmbH
    Inventors: Stefan Tegen, Marko Lemke, Rolf Weis
  • Publication number: 20170084734
    Abstract: A semiconductor device includes a plurality of drift regions of a vertical field effect transistor arrangement arranged in a semiconductor substrate. The plurality of drift regions has a first conductivity type. The semiconductor device further includes a plurality of compensation regions arranged in the semiconductor substrate. The plurality of compensation regions has a second conductivity type. Each drift region of the plurality of drift regions is arranged adjacent to at least one compensation region of the plurality of compensation regions. The semiconductor device further includes a body region of a transistor structure of the vertical field effect transistor arrangement arranged adjacent to a drift region of the plurality of drift regions.
    Type: Application
    Filed: September 22, 2016
    Publication date: March 23, 2017
    Inventors: Stefan Tegen, Dirk Manger
  • Patent number: 9601487
    Abstract: A power transistor includes a number of transistor cells. Each transistor cell includes a source region, a drain region, a body region and a gate electrode. Each source region is arranged in a first semiconductor fin of a semiconductor body. Each drain region is at least partially arranged in a second semiconductor fin of the semiconductor body. The second semiconductor fin is spaced from the first semiconductor fin in a first horizontal direction of the semiconductor body. Each gate electrode is arranged in a trench adjacent the first semiconductor fin, is adjacent the body region, and is dielectrically insulated from the body region by a gate dielectric. Each of the first and second semiconductor fins has a width in the first horizontal direction and a length in a second horizontal direction, wherein the length is larger than the width.
    Type: Grant
    Filed: November 30, 2015
    Date of Patent: March 21, 2017
    Assignee: Infineon Technologies Dresden GmbH
    Inventor: Stefan Tegen
  • Publication number: 20170062276
    Abstract: A layer stack is formed on a main surface of a semiconductor layer, wherein the layer stack includes a dielectric capping layer and a metal layer between the capping layer and the semiconductor layer. Second portions of the layer stack are removed to form gaps between remnant first portions. Adjustment structures of a second dielectric material are formed in the gaps. An interlayer of the first or a third dielectric material is formed that covers the adjustment structures and the first portions. Contact trenches are formed that extend through the interlayer and the capping layer to metal structures formed from remnant portions of the metal layer in the first portions, wherein the capping layer is etched selectively against the auxiliary structures.
    Type: Application
    Filed: August 26, 2016
    Publication date: March 2, 2017
    Inventors: Stefan Tegen, Martin Bartels, Thomas Bertrams, Marko Lemke, Rolf Weis
  • Publication number: 20170040317
    Abstract: A semiconductor device includes a semiconductor substrate having a first side. At least a first doping region is formed in the semiconductor substrate. The first doping region has a laterally varying doping dosage and/or a laterally varying implantation depth.
    Type: Application
    Filed: August 2, 2016
    Publication date: February 9, 2017
    Inventors: Stefan Tegen, Martin Bartels, Marko Lemke, Ralf Rudolf, Rolf Weis
  • Publication number: 20170012110
    Abstract: A method includes forming a first trench in a semiconductor body between two semiconductor fins, filling the first trench with a first filling material, partially removing the first filling material by forming a second trench such that the second trench has a lower aspect ratio than the first trench, and at least partially filling the second trench with a second filling material so as to form a continuous material layer on the first filling material. A semiconductor device includes a first trench in a semiconductor body between two semiconductor fins, the first trench being filled with a first filling material, and a second trench having a lower aspect ratio than the first trench and being at least partially filled with a second filling material which forms a continuous material layer on the first filling material.
    Type: Application
    Filed: July 8, 2016
    Publication date: January 12, 2017
    Inventors: Rolf Weis, Martin Bartels, Marko Lemke, Stefan Tegen
  • Publication number: 20160343848
    Abstract: A Transistor arrangement in a semiconductor body comprises a power transistor with at least two transistor cells, each transistor cell arranged in a semiconductor fin of the semiconductor body and with a voltage limiting device with at least two device cells. Each device cell is arranged adjacent a transistor cell in the semiconductor fin of the respective transistor cell and the voltage limiting device is separated from the power transistor by a dielectric layer.
    Type: Application
    Filed: May 18, 2016
    Publication date: November 24, 2016
    Inventors: Martin Bartels, Marko Lemke, Ralf Rudolf, Stefan Tegen, Rolf Weis
  • Publication number: 20160322257
    Abstract: A method comprises providing a substrate of a first conductive type and a layer stack arranged on the substrate. The layer stack comprises a first isolation layer, a sacrificial layer, and a second isolation layer. The layer stack comprises a window formed in the layer stack through the second isolation layer, the sacrificial layer and the first isolation layer up to a surface region of the substrate. The method comprises providing a collector layer. The method comprises providing a base layer on the collector layer within the window of the layer stack. The method comprises providing an emitter layer or an emitter layer stack comprising the emitter layer on the base layer within the window of the layer stack. The method further comprises selectively removing the emitter layer or the emitter layer stack at least up to the second isolation layer.
    Type: Application
    Filed: March 29, 2016
    Publication date: November 3, 2016
    Inventors: Frank HOFFMANN, Dirk MANGER, Andreas PRIBIL, Marc PROBST, Stefan TEGEN
  • Publication number: 20160307804
    Abstract: A method for processing a carrier may include: forming a plurality of structure elements at least one of over and in a carrier, wherein at least two adjacent structure elements of the plurality of structure elements have a first distance between each other; depositing a first layer over the plurality of structure elements having a thickness which equals the first distance between the at least two adjacent structure elements; forming at least one additional layer over the first layer, wherein the at least one additional layer covers an exposed surface of the first layer; removing a portion of the at least one additional layer to expose the first layer partially; and partially removing the first layer, wherein at least one sidewall of the at least two adjacent structure elements is partially exposed.
    Type: Application
    Filed: June 28, 2016
    Publication date: October 20, 2016
    Inventors: Stefan Tegen, Marko Lemke
  • Publication number: 20160284561
    Abstract: A method of manufacturing a semiconductor device includes etching cavities into a semiconductor layer by crystallographic etching having an etch rate that depends upon an orientation of crystal planes, wherein a transistor fin is formed between two of the cavities at a distance to a first surface of the semiconductor layer, forming a channel/body zone of a transistor cell in the transistor fin, and forming source zones and drain regions of the transistor cell in the semiconductor layer, wherein junctions between the channel/body zone and the source zones as well as the drain regions are formed at a distance to the first surface.
    Type: Application
    Filed: June 7, 2016
    Publication date: September 29, 2016
    Inventors: Stefan Tegen, Marko Lemke, Rolf Weis
  • Patent number: 9412601
    Abstract: A method for processing a carrier may include: forming a plurality of structure elements at least one of over and in a carrier, wherein at least two adjacent structure elements of the plurality of structure elements have a first distance between each other; depositing a first layer over the plurality of structure elements having a thickness which equals the first distance between the at least two adjacent structure elements; forming at least one additional layer over the first layer, wherein the at least one additional layer covers an exposed surface of the first layer; removing a portion of the at least one additional layer to expose the first layer partially; and partially removing the first layer, wherein at least one sidewall of the at least two adjacent structure elements is partially exposed.
    Type: Grant
    Filed: March 15, 2013
    Date of Patent: August 9, 2016
    Assignee: INFINEON TECHNOLOGIES DRESDEN GMBH
    Inventors: Stefan Tegen, Marko Lemke
  • Patent number: 9368408
    Abstract: A semiconductor device includes a source zone of a first conductivity type formed in a first electrode fin that extends from a first surface into a semiconductor portion. A drain region of the first conductivity type is formed in a second electrode fin that extends from the first surface into the semiconductor portion. A channel/body zone is formed in a transistor fin that extends between the first and second electrode fins at a distance to the first surface. The first and second electrode fins extend along a first lateral direction. A width of first gate sections, which are arranged on opposing sides of the transistor fin, along a second lateral direction perpendicular to the first lateral direction is greater than a distance between the first and second electrode fins.
    Type: Grant
    Filed: December 27, 2013
    Date of Patent: June 14, 2016
    Assignee: Infineon Technologies Dresden GmbH
    Inventors: Stefan Tegen, Marko Lemke, Rolf Weis
  • Publication number: 20160155802
    Abstract: A semiconductor device includes a first ridge and a second ridge extending from a first main surface of a semiconductor substrate, the first and second ridges running in a first direction. A body region is disposed in a portion of the semiconductor substrate between the first ridge and the second ridge, the first and second ridges being connected with the body region. A plurality of further ridges are formed in the body region, the further ridges extending in a second direction intersecting the first direction. A gate electrode is adjacent to the body region, the gate electrode running in the first direction and being disposed at at least two sides of the further ridges.
    Type: Application
    Filed: February 5, 2016
    Publication date: June 2, 2016
    Inventor: Stefan Tegen
  • Publication number: 20160155840
    Abstract: A semiconductor device includes a buried doped region at a first distance to a main surface of a semiconductor body. A contact structure extends from the main surface to the doped region. The contact structure includes a contact layer formed from a metal-semiconductor alloy that directly adjoins the doped region. The contact structure further includes a fill structure formed from a metal or a conductive metal compound. An insulator structure surrounds the contact structure in cross-sections parallel to the main surface.
    Type: Application
    Filed: November 25, 2015
    Publication date: June 2, 2016
    Inventors: Marko Lemke, Stefan Tegen, Rolf Weis
  • Publication number: 20160155809
    Abstract: A semiconductor component includes semiconductor fins formed between a base plane and a main surface of a semiconductor body. Each semiconductor fin includes a source region formed between the main surface and a channel/body region, and a drift zone formed between the channel/body region and the base plane. The semiconductor component further includes gate electrode structures on two mutually opposite sides of each channel/body region, and a field electrode structure between mutually adjacent ones of the semiconductor fins. Each field electrode structure is separated from the drift zone by a field dielectric and extends from the main surface as far as the base plane. The gate electrode structures assigned to the mutually adjacent semiconductor fins enclose an upper portion of the corresponding field electrode structure from two sides.
    Type: Application
    Filed: November 27, 2015
    Publication date: June 2, 2016
    Inventors: Stefan Tegen, Marko Lemke, Rolf Weis
  • Publication number: 20160111719
    Abstract: A method for manufacturing a plurality of nanowires, the method including: providing a carrier comprising an exposed surface of a material to be processed and applying a plasma treatment on the exposed surface of the material to be processed to thereby form a plurality of nanowires from the material to be processed during the plasma treatment.
    Type: Application
    Filed: December 22, 2015
    Publication date: April 21, 2016
    Inventors: Marko Lemke, Stefan Tegen, Uwe Rudolph
  • Patent number: 9318550
    Abstract: A semiconductor device includes a first gate electrode structure, a second gate electrode structure, a device separation structure, and cell separation structures. The first gate electrode structure is buried in a semiconductor portion in a first cell array at a distance to a first surface of the semiconductor portion. The first gate electrode structure includes parallel array stripes. The second gate electrode structure is buried in the semiconductor portion in a second cell array adjacent to the first cell array. The second gate electrode structure includes parallel array stripes. The device separation structure is between the first and second cell arrays. The device separation structure has a first width. The cell separation structures have at most a second width smaller than the first width and notching, at the first surface, semiconductor fins formed from sections of the semiconductor portion between the array trenches.
    Type: Grant
    Filed: February 19, 2015
    Date of Patent: April 19, 2016
    Assignee: Infineon Technologies Dresden GmbH
    Inventors: Marko Lemke, Rolf Weis, Stefan Tegen
  • Publication number: 20160093615
    Abstract: A power transistor includes a number of transistor cells. Each transistor cell includes a source region, a drain region, a body region and a gate electrode. Each source region is arranged in a first semiconductor fin of a semiconductor body. Each drain region is at least partially arranged in a second semiconductor fin of the semiconductor body. The second semiconductor fin is spaced from the first semiconductor fin in a first horizontal direction of the semiconductor body. Each gate electrode is arranged in a trench adjacent the first semiconductor fin, is adjacent the body region, and is dielectrically insulated from the body region by a gate dielectric. Each of the first and second semiconductor fins has a width in the first horizontal direction and a length in a second horizontal direction, wherein the length is larger than the width.
    Type: Application
    Filed: November 30, 2015
    Publication date: March 31, 2016
    Inventor: Stefan Tegen
  • Patent number: 9276107
    Abstract: A semiconductor device includes first and second gate electrode structures and a connection plug. The first gate electrode structure is buried in a semiconductor portion and has array stripes inside a first cell array of transistor cells and a contact stripe outside the first cell array, the contact stripe structurally connected with the array stripes. The second gate electrode structure is buried in the semiconductor portion and has array stripes inside a second cell array of transistor cells. An array isolation region of the semiconductor portion separates the first and second gate electrode structures. The connection plug extends between a first surface of the semiconductor portion and the contact stripe of the first gate electrode structure.
    Type: Grant
    Filed: February 4, 2015
    Date of Patent: March 1, 2016
    Assignee: Infineon Technologies Dresden GmbH
    Inventors: Marko Lemke, Rolf Weis, Stefan Tegen