Patents by Inventor Thomas Basler

Thomas Basler has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20190044446
    Abstract: In accordance with an embodiment, at least one switching circuit includes a voltage clamping element, and a half-bridge with a high-side switch and a low side-switch, wherein the high-side switch and the low-side switch each comprise a control node and a load path, and wherein the load paths of the high-side switch and the low side switch are connected in series. The voltage clamping element is connected in parallel with the half-bridge such that a first overall inductance of first conductors connecting the high-side switch and the low-side switch and connecting the voltage clamping element with the half-bridge is less than 20 nH.
    Type: Application
    Filed: August 6, 2018
    Publication date: February 7, 2019
    Inventors: Jan Fuhrmann, Thomas Basler, Hans-Guenter Eckel
  • Patent number: 10200028
    Abstract: An electric assembly includes a reverse conducting switching device and a rectifying device. The reverse conducting switching device includes transistor cells for desaturation configured to be, under reverse bias, turned on in a desaturation mode and to be turned off in a saturation mode. The rectifying device is electrically connected anti-parallel to the switching device. In a range of a diode forward current from half of a maximum rating diode current of the switching device to the maximum rating diode current, a diode I/V characteristic of the rectifying device shows a voltage drop across the rectifying device higher than a saturation I/V characteristic of the switching device with the transistor cells for desaturation turned off and lower than a desaturation I/V characteristic of the switching device with the transistor cells for desaturation turned on.
    Type: Grant
    Filed: April 26, 2017
    Date of Patent: February 5, 2019
    Assignee: Infineon Technologies AG
    Inventors: Johannes Georg Laven, Roman Baburske, Thomas Basler
  • Publication number: 20180269871
    Abstract: Transistor devices are provided. A transistor device includes a unipolar transistor coupled between a first terminal and a second terminal; and a bipolar transistor coupled in parallel to the unipolar transistor between the first terminal and the second terminal. The bipolar transistor is configured to carry a majority of a current flowing through the transistor device when at least one of the current or a control voltage controlling the unipolar transistor and the bipolar transistor exceeds a predetermined threshold. The bipolar transistor is further configured to have a threshold voltage higher than a threshold voltage of the unipolar transistor, and a difference between the threshold voltage of the bipolar transistor and the threshold voltage of the unipolar transistor is at least 1 V.
    Type: Application
    Filed: March 15, 2018
    Publication date: September 20, 2018
    Applicant: Infineon Technologies Austria AG
    Inventors: Thomas BASLER, Roman BABURSKE, Johannes Georg LAVEN, Franz-Josef NIEDERNOSTHEIDE, Hans-Joachim SCHULZE
  • Publication number: 20180269313
    Abstract: A power semiconductor device includes: a semiconductor body coupled to a first load terminal and a second load terminal, and includes: a first doped region of a second conductivity type electrically connected to the first load terminal; a recombination zone arranged at least within the first doped region; an emitter region of the second conductivity type electrically connected to the second load terminal; and a drift region of a first conductivity type arranged between the first doped region and the emitter region. The drift region and the first doped region enable the power semiconductor device to operate in: a conducting state during which a load current between the load terminals is conducted along a forward direction; in a forward blocking state during which a forward voltage applied between the load terminals is blocked; and in a reverse blocking state during which a reverse voltage applied between the terminals is blocked.
    Type: Application
    Filed: March 20, 2018
    Publication date: September 20, 2018
    Applicant: Infineon Technologies Austria AG
    Inventors: Markus Bina, Thomas Basler, Matteo DAINESE, Hans-Joachim SCHULZE
  • Publication number: 20180269872
    Abstract: Transistor devices are described that include a first transistor and a second transistor coupled in parallel between a first terminal and a second terminal. The second transistor is based on a wide bandgap semiconductor material. The second transistor has a breakthrough voltage lower than a breakthrough voltage of the first transistor over a predetermined operating range. The predetermined operating range comprises at least an operating range for which the transistor device is specified.
    Type: Application
    Filed: March 15, 2018
    Publication date: September 20, 2018
    Applicant: Infineon Technologies AG
    Inventors: Thomas BASLER, Roman BABURSKE, Johannes Georg LAVEN, Franz-Josef NIEDERNOSTHEIDE, Hans-Joachim SCHULZE
  • Patent number: 10038105
    Abstract: A semiconductor device includes at least one highly doped region of an electrical device arrangement formed in a semiconductor substrate and a contact structure including an NTC (negative temperature coefficient of resistance) portion arranged adjacent to the at least one highly doped region at a front side surface of the semiconductor substrate. The NTC portion includes a negative temperature coefficient of resistance material.
    Type: Grant
    Filed: August 5, 2016
    Date of Patent: July 31, 2018
    Assignee: Infineon Technologies AG
    Inventors: Thomas Basler, Joachim Mahler, Hans-Joachim Schulze
  • Publication number: 20180190641
    Abstract: Semiconductor device is provided with a semiconductor body that includes a clamping structure including a first pn junction diode and a second pn junction diode serially connected back to back between a first contact and a second contact. A breakdown voltage of the first pn junction diode is greater than 100 V, and a breakdown voltage of the second pn junction diode is greater than 10 V.
    Type: Application
    Filed: February 28, 2018
    Publication date: July 5, 2018
    Inventors: Stephan Voss, Roman Baburske, Thomas Basler, Thomas Kimmer, Hans-Joachim Schulze
  • Patent number: 9985017
    Abstract: Semiconductor device with a semiconductor body that includes a clamping structure including a pn junction diode and a Schottky junction diode serially connected back to back between a first contact and a second contact. A breakdown voltage of the pn junction diode is greater than 100 V and a breakdown voltage of the Schottky junction diode is greater than 10 V.
    Type: Grant
    Filed: July 14, 2016
    Date of Patent: May 29, 2018
    Assignee: Infineon Technologies Austria AG
    Inventors: Stephan Voss, Roman Baburske, Thomas Basler, Thomas Kimmer, Hans-Joachim Schulze
  • Patent number: 9979187
    Abstract: An example power device includes a semiconductor chip and an arrester element configurable to, in response to a voltage across the arrester element being greater than a threshold voltage, create a current path around an isolation layer configured to electrically isolate the semiconductor chip from a heat sink configured to dissipate heat generated by the semiconductor chip. In this example power device, the threshold voltage is less than a breakdown voltage of the isolation layer.
    Type: Grant
    Filed: November 12, 2015
    Date of Patent: May 22, 2018
    Assignee: Infineon Technologies Austria AG
    Inventors: Thomas Basler, Edward Fuergut, Stephan Voss
  • Publication number: 20180102262
    Abstract: A method of manufacturing a semiconductor power package includes: providing a pre-molded chip housing and an electrically conducting chip carrier cast-in-place in the pre-molded chip housing; bonding a power semiconductor chip on the electrically conducting chip carrier; and applying a covering material so as to embed the power semiconductor chip. The covering material has an elastic modulus less than an elastic modulus of a material of the pre-molded chip housing and/or a thermal conductivity greater than a thermal conductivity of the material of the pre-molded chip housing and/or a temperature stability greater than a temperature stability of the pre-molded chip housing.
    Type: Application
    Filed: December 1, 2017
    Publication date: April 12, 2018
    Inventors: Thomas Basler, Edward Fuergut, Christian Kasztelan, Ralf Otremba
  • Patent number: 9923482
    Abstract: A system and method for a power inverter with controllable clamps comprises a first voltage swing path, the first voltage swing path including a first plurality of power transistors, the first voltage swing path producing portions of a positive half-wave of an output signal when active; a second voltage swing path, the second voltage swing path including a second plurality of power transistors, the second voltage swing path producing portions of a negative half-wave of the output signal when active; a first clamping component coupled to the first voltage swing path, the first clamping component forming a freewheeling path for the first voltage swing path, the first clamping component comprising a control terminal, the first clamping component having a first stored charge when the control terminal is in a first state and a second stored charge when the control terminal is in a second state, the first stored charge being greater than the second stored charge; and a second clamping component coupled to the secon
    Type: Grant
    Filed: July 20, 2016
    Date of Patent: March 20, 2018
    Assignee: INFINEON TECHNOLOGIES AG
    Inventors: Johannes Georg Laven, Heiko Rettinger, Roman Baburske, Uwe Jansen, Thomas Basler
  • Publication number: 20180026548
    Abstract: A system and method for a power inverter with controllable clamps comprises a first voltage swing path, the first voltage swing path including a first plurality of power transistors, the first voltage swing path producing portions of a positive half-wave of an output signal when active; a second voltage swing path, the second voltage swing path including a second plurality of power transistors, the second voltage swing path producing portions of a negative half-wave of the output signal when active; a first clamping component coupled to the first voltage swing path, the first clamping component forming a freewheeling path for the first voltage swing path, the first clamping component comprising a control terminal, the first clamping component having a first stored charge when the control terminal is in a first state and a second stored charge when the control terminal is in a second state, the first stored charge being greater than the second stored charge; and a second clamping component coupled to the secon
    Type: Application
    Filed: July 20, 2016
    Publication date: January 25, 2018
    Inventors: Johannes Georg Laven, Heiko Rettinger, Roman Baburske, Uwe Jansen, Thomas Basler
  • Publication number: 20170366180
    Abstract: An electric assembly includes an insulated gate bipolar transistor device, a wide-bandgap transistor device electrically connected in parallel with the bipolar transistor device and a control circuit. The control circuit is electrically coupled to a gate terminal of the bipolar transistor device and to a control terminal of the wide-bandgap transistor device. The control circuit is configured to turn on the bipolar transistor device and to turn on the wide-bandgap transistor device at a predefined turn-on delay with respect to a turn-on of the bipolar transistor device.
    Type: Application
    Filed: June 13, 2017
    Publication date: December 21, 2017
    Inventors: Roman Baburske, Johannes Georg Laven, Thomas Basler
  • Patent number: 9837288
    Abstract: A semiconductor power package includes a pre-molded chip housing and an electrically conducting chip carrier cast-in-place in the pre-molded chip housing. The semiconductor power package further includes a power semiconductor chip bonded on the electrically conducting chip carrier. A covering material is provided to embed the power semiconductor chip. The covering material has an elastic modulus less than an elastic modulus of a material of the pre-molded chip housing and/or a thermal conductivity greater than a thermal conductivity of the material of the pre-molded chip housing and/or a temperature stability greater than a temperature stability of the pre-molded chip housing.
    Type: Grant
    Filed: June 1, 2016
    Date of Patent: December 5, 2017
    Assignee: Infineon Technologies Austria AG
    Inventors: Thomas Basler, Edward Fuergut, Christian Kasztelan, Ralf Otremba
  • Publication number: 20170345917
    Abstract: An electric assembly includes a bipolar switching device and a transistor circuit. The transistor circuit is electrically connected in parallel with the bipolar switching device and includes a normally-on wide bandgap transistor.
    Type: Application
    Filed: May 30, 2017
    Publication date: November 30, 2017
    Applicant: Infineon Technologies AG
    Inventors: Thomas Basler, Roman Baburske, Daniel Domes, Johannes Georg Laven, Roland Rupp
  • Publication number: 20170338815
    Abstract: An electric assembly includes a reverse conducting switching device and a rectifying device. The reverse conducting switching device includes transistor cells for desaturation configured to be, under reverse bias, turned on in a desaturation mode and to be turned off in a saturation mode. The rectifying device is electrically connected anti-parallel to the switching device. In a range of a diode forward current from half of a maximum rating diode current of the switching device to the maximum rating diode current, a diode I/V characteristic of the rectifying device shows a voltage drop across the rectifying device higher than a saturation I/V characteristic of the switching device with the transistor cells for desaturation turned off and lower than a desaturation I/V characteristic of the switching device with the transistor cells for desaturation turned on.
    Type: Application
    Filed: April 26, 2017
    Publication date: November 23, 2017
    Applicant: Infineon Technologies AG
    Inventors: Johannes Georg Laven, Roman Baburske, Thomas Basler
  • Patent number: 9825023
    Abstract: An embodiment of an IGBT comprises an emitter terminal at a first surface of a semiconductor body. The IGBT further comprises a collector terminal at a second surface of the semiconductor body. A first zone of a first conductivity type is in the semiconductor body between the first and second surfaces. A collector injection structure adjoins the second surface, the collector injection structure being of a second conductivity type and comprising a first part and a second part at a first lateral distance from each other. The IGBT further comprises a negative temperature coefficient thermistor adjoining the first zone in an area between the first and second parts.
    Type: Grant
    Filed: October 12, 2015
    Date of Patent: November 21, 2017
    Assignee: Infineon Technologies Austria AG
    Inventors: Thomas Basler, Erich Griebl, Joachim Mahler, Daniel Pedone, Wolfgang Scholz, Philipp Seng, Peter Tuerkes, Stephan Voss
  • Patent number: 9660029
    Abstract: A semiconductor device includes a first load terminal at a first surface of a semiconductor body and a second load terminal at the opposing surface. An active device area is surrounded by an edge termination area. Load terminal contacts are absent in the edge termination area and are electrically connected to the semiconductor body in the active device area at the first surface. A positive temperature coefficient structure is between at least one of the first and second load terminals and a corresponding one of the first and second surfaces. Above a maximum operation temperature specified for the semiconductor device, a specific resistance of the positive temperature coefficient structure increases by at least two orders of magnitude within a temperature range of at most 50 K. A degree of area coverage of the positive temperature coefficient structure is greater in the edge termination area than in the active device area.
    Type: Grant
    Filed: November 16, 2015
    Date of Patent: May 23, 2017
    Assignee: Infineon Technologies Austria AG
    Inventors: Thomas Basler, Hans-Joachim Schulze, Johannes Georg Laven, Joachim Mahler
  • Publication number: 20170141567
    Abstract: An example power device includes a semiconductor chip and an arrester element configurable to, in response to a voltage across the arrester element being greater than a threshold voltage, create a current path around an isolation layer configured to electrically isolate the semiconductor chip from a heat sink configured to dissipate heat generated by the semiconductor chip. In this example power device, the threshold voltage is less than a breakdown voltage of the isolation layer.
    Type: Application
    Filed: November 12, 2015
    Publication date: May 18, 2017
    Inventors: Thomas Basler, Edward Fuergut, Stephan Voss
  • Publication number: 20170117798
    Abstract: An electric assembly includes a semiconductor switching device with a maximum breakdown voltage rating across two load terminals in an off-state. A clamping diode is electrically connected to the two load terminals and parallel to the switching device. A semiconductor body of the clamping diode is made of silicon carbide. An avalanche voltage of the clamping diode is lower than the maximum breakdown voltage rating of the switching device.
    Type: Application
    Filed: October 21, 2016
    Publication date: April 27, 2017
    Inventors: Thomas Basler, Roman Baburske, Johannes Georg Laven