Patents by Inventor Tomohito Tsushima
Tomohito Tsushima has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 11295812Abstract: Memory devices and memory operational methods are described. One example memory system includes a common conductor and a plurality of memory cells coupled with the common conductor. The memory system additionally includes access circuitry configured to provide different ones of the memory cells into one of a plurality of different memory states at a plurality of different moments in time between first and second moments in time. The access circuitry is further configured to maintain the common conductor at a voltage potential, which corresponds to the one memory state, between the first and second moments in time to provide the memory cells into the one memory state.Type: GrantFiled: June 26, 2019Date of Patent: April 5, 2022Assignee: Micron Technology, Inc.Inventors: Wataru Otsuka, Takafumi Kunihiro, Tomohito Tsushima, Makoto Kitagawa, Jun Sumino
-
Patent number: 10783961Abstract: Memory cells, memory systems and methods are described. In one embodiment, a memory cell includes electrodes and a memory element, and a first electrically conductive structure is formed within dielectric material providing the memory element in a low resistance state as a result of a first voltage of a first polarity being applied across the electrodes. Additionally, the first electrically conductive structure is removed from the dielectric material providing the memory element in a high resistance state as a result of a second voltage of a second polarity, which is opposite to the first polarity, being applied across the electrodes. A permanent and irreversible electrically conductive structure is formed within the dielectric material providing the memory element in the low resistance state as a result of a third voltage of the second polarity and having an increased potential compared with the second voltage being applied across the electrodes.Type: GrantFiled: June 11, 2019Date of Patent: September 22, 2020Assignee: Micron Technology, Inc.Inventors: Wataru Otsuka, Takafumi Kunihiro, Tomohito Tsushima, Makoto Kitagawa, Jun Sumino, D. V. Nirmal Ramaswamy
-
Patent number: 10658588Abstract: Memory structures with a plurality of memory cells that each include memory devices in combination with switch devices are provided. The memory device and switch device of each cell are connected in series, and include at least first and second electrodes. The first electrode features a relatively high resistance, to provide a reduced snap current during operation of the memory device. The first electrode with a relatively high resistance can contain or be entirely composed of TiAlN.Type: GrantFiled: April 6, 2017Date of Patent: May 19, 2020Assignee: Sony CorporationInventors: Shuichiro Yasuda, Tomohito Tsushima
-
Patent number: 10622067Abstract: Memory devices and memory operational methods are described. One example memory system includes a common conductor and a plurality of memory cells coupled with the common conductor. The memory system additionally includes access circuitry configured to provide different ones of the memory cells into one of a plurality of different memory states at a plurality of different moments in time between first and second moments in time. The access circuitry is further configured to maintain the common conductor at a voltage potential, which corresponds to the one memory state, between the first and second moments in time to provide the memory cells into the one memory state.Type: GrantFiled: November 13, 2018Date of Patent: April 14, 2020Assignee: Micron Technology, Inc.Inventors: Wataru Otsuka, Takafumi Kunihiro, Tomohito Tsushima, Makoto Kitagawa, Jun Sumino
-
Publication number: 20200066794Abstract: Memory structures with a plurality of memory cells that each include a memory device in combination with a switch device are provided. The memory device and switch device of each cell are connected in series, and include at least first and second electrodes. The first electrode features a relatively high resistance, to provide a reduced snap current during operation of the memory device. The first electrode with a relatively high resistance can contain or be entirely composed of TiAlN.Type: ApplicationFiled: March 19, 2018Publication date: February 27, 2020Applicant: SONY CORPORATIONInventors: Shuichiro YASUDA, Tomohito TSUSHIMA
-
Publication number: 20190318782Abstract: Memory devices and memory operational methods are described. One example memory system includes a common conductor and a plurality of memory cells coupled with the common conductor. The memory system additionally includes access circuitry configured to provide different ones of the memory cells into one of a plurality of different memory states at a plurality of different moments in time between first and second moments in time. The access circuitry is further configured to maintain the common conductor at a voltage potential, which corresponds to the one memory state, between the first and second moments in time to provide the memory cells into the one memory state.Type: ApplicationFiled: June 26, 2019Publication date: October 17, 2019Applicant: Micron Technology, Inc.Inventors: Wataru Otsuka, Takafumi Kunihiro, Tomohito Tsushima, Makoto Kitagawa, Jun Sumino
-
Publication number: 20190311767Abstract: Memory cells, memory systems and methods are described. In one embodiment, a memory cell includes electrodes and a memory element, and a first electrically conductive structure is formed within dielectric material providing the memory element in a low resistance state as a result of a first voltage of a first polarity being applied across the electrodes. Additionally, the first electrically conductive structure is removed from the dielectric material providing the memory element in a high resistance state as a result of a second voltage of a second polarity, which is opposite to the first polarity, being applied across the electrodes. A permanent and irreversible electrically conductive structure is formed within the dielectric material providing the memory element in the low resistance state as a result of a third voltage of the second polarity and having an increased potential compared with the second voltage being applied across the electrodes.Type: ApplicationFiled: June 11, 2019Publication date: October 10, 2019Applicant: Micron Technology, Inc.Inventors: Wataru Otsuka, Takafumi Kunihiro, Tomohito Tsushima, Makoto Kitagawa, Jun Sumino, D. V. Nirmal Ramaswamy
-
Patent number: 10438661Abstract: Memory devices and memory operational methods are described. One example memory system includes a common conductor and a plurality of memory cells coupled with the common conductor. The memory system additionally includes access circuitry configured to provide different ones of the memory cells into one of a plurality of different memory states at a plurality of different moments in time between first and second moments in time. The access circuitry is further configured to maintain the common conductor at a voltage potential, which corresponds to the one memory state, between the first and second moments in time to provide the memory cells into the one memory state.Type: GrantFiled: May 23, 2016Date of Patent: October 8, 2019Assignee: Micron Technology, Inc.Inventors: Wataru Otsuka, Takafumi Kunihiro, Tomohito Tsushima, Makoto Kitagawa, Jun Sumino
-
Patent number: 10395731Abstract: Memory cells, memory systems and methods are described. In one embodiment, a memory cell includes electrodes and a memory element, and a first electrically conductive structure is formed within dielectric material providing the memory element in a low resistance state as a result of a first voltage of a first polarity being applied across the electrodes. Additionally, the first electrically conductive structure is removed from the dielectric material providing the memory element in a high resistance state as a result of a second voltage of a second polarity, which is opposite to the first polarity, being applied across the electrodes. A permanent and irreversible electrically conductive structure is formed within the dielectric material providing the memory element in the low resistance state as a result of a third voltage of the second polarity and having an increased potential compared with the second voltage being applied across the electrodes.Type: GrantFiled: December 29, 2017Date of Patent: August 27, 2019Assignee: Micron Technology, Inc.Inventors: Wataru Otsuka, Takafumi Kunihiro, Tomohito Tsushima, Makoto Kitagawa, Jun Sumino, D. V. Nirmal Ramaswamy
-
Patent number: 10249366Abstract: An integrated circuit system, and a method of manufacture thereof, including: an integrated circuit die; a non-volatile memory cell in the integrated circuit die and having a bit line for reading a data condition state of the non-volatile memory cell; and a voltage clamp in the integrated circuit die, the voltage clamp having a semiconductor switch connected to the bit line for reducing voltage excursions on the bit line.Type: GrantFiled: November 18, 2016Date of Patent: April 2, 2019Assignee: Sony Semiconductor Solutions CorporationInventors: Makoto Kitagawa, Tomohito Tsushima, Wataru Otsuka, Takafumi Kunihiro
-
Publication number: 20190080759Abstract: Memory devices and memory operational methods are described. One example memory system includes a common conductor and a plurality of memory cells coupled with the common conductor. The memory system additionally includes access circuitry configured to provide different ones of the memory cells into one of a plurality of different memory states at a plurality of different moments in time between first and second moments in time. The access circuitry is further configured to maintain the common conductor at a voltage potential, which corresponds to the one memory state, between the first and second moments in time to provide the memory cells into the one memory state.Type: ApplicationFiled: November 13, 2018Publication date: March 14, 2019Applicant: Micron Technology, Inc.Inventors: Wataru Otsuka, Takafumi Kunihiro, Tomohito Tsushima, Makoto Kitagawa, Jun Sumino
-
Publication number: 20180366188Abstract: An integrated circuit system, and a method of manufacture thereof, including: an integrated circuit die; a non-volatile memory cell in the integrated circuit die and having a bit line for reading a data condition state of the non-volatile memory cell; and a voltage clamp in the integrated circuit die, the voltage clamp having a semiconductor switch connected to the bit line for reducing voltage excursions on the bit line.Type: ApplicationFiled: November 18, 2016Publication date: December 20, 2018Inventors: Makoto Kitagawa, Tomohito Tsushima, Wataru Otsuka, Takafumi Kunihiro
-
Publication number: 20180294408Abstract: Memory structures with a plurality of memory cells that each include memory devices in combination with switch devices are provided. The memory device and switch device of each cell are connected in series, and include at least first and second electrodes. The first electrode features a relatively high resistance, to provide a reduced snap current during operation of the memory device. The first electrode with a relatively high resistance can contain or be entirely composed of TiAlN.Type: ApplicationFiled: April 6, 2017Publication date: October 11, 2018Inventors: Shuichiro Yasuda, Tomohito Tsushima
-
Publication number: 20180144792Abstract: Memory cells, memory systems and methods are described. In one embodiment, a memory cell includes electrodes and a memory element, and a first electrically conductive structure is formed within dielectric material providing the memory element in a low resistance state as a result of a first voltage of a first polarity being applied across the electrodes. Additionally, the first electrically conductive structure is removed from the dielectric material providing the memory element in a high resistance state as a result of a second voltage of a second polarity, which is opposite to the first polarity, being applied across the electrodes. A permanent and irreversible electrically conductive structure is formed within the dielectric material providing the memory element in the low resistance state as a result of a third voltage of the second polarity and having an increased potential compared with the second voltage being applied across the electrodes.Type: ApplicationFiled: December 29, 2017Publication date: May 24, 2018Applicant: Micron Technology, Inc.Inventors: Wataru Otsuka, Takafumi Kunihiro, Tomohito Tsushima, Makoto Kitagawa, Jun Sumino, D. V. Nirmal Ramaswamy
-
Publication number: 20180144797Abstract: An integrated circuit system, and a method of manufacture thereof, including: an integrated circuit die; a non-volatile memory cell in the integrated circuit die and having a bit line for reading a data condition state of the non-volatile memory cell; and a voltage clamp in the integrated circuit die, the voltage clamp having a semiconductor switch connected to the bit line for reducing voltage excursions on the bit line.Type: ApplicationFiled: November 18, 2016Publication date: May 24, 2018Inventors: Makoto Kitagawa, Tomohito Tsushima, Wataru Otsuka, Takafumi Kunihiro
-
Patent number: 9911489Abstract: Memory cells, memory systems and methods are described. In one embodiment, a memory cell includes electrodes and a memory element, and a first electrically conductive structure is formed within dielectric material providing the memory element in a low resistance state as a result of a first voltage of a first polarity being applied across the electrodes. Additionally, the first electrically conductive structure is removed from the dielectric material providing the memory element in a high resistance state as a result of a second voltage of a second polarity, which is opposite to the first polarity, being applied across the electrodes. A permanent and irreversible electrically conductive structure is formed within the dielectric material providing the memory element in the low resistance state as a result of a third voltage of the second polarity and having an increased potential compared with the second voltage being applied across the electrodes.Type: GrantFiled: March 21, 2016Date of Patent: March 6, 2018Assignee: Micron Technology, Inc.Inventors: Wataru Otsuka, Takafumi Kunihiro, Tomohito Tsushima, Makoto Kitagawa, Jun Sumino, D. V. Nirmal Ramaswamy
-
Patent number: 9905300Abstract: A memory device comprising a memory array comprising a plurality of memory cells, two or more fuses coupled to the memory array, wherein each of the two or more fuses contains trim data for the memory array and a mode register for selecting one of the two or more fuses to be enabled.Type: GrantFiled: January 27, 2017Date of Patent: February 27, 2018Assignee: Sony Semiconductor Solutions CorporationInventors: Makoto Kitagawa, Takafumi Kunihiro, Wataru Otsuka, Tomohito Tsushima
-
Publication number: 20170140827Abstract: A memory device comprising a memory array comprising a plurality of memory cells, two or more fuses coupled to the memory array, wherein each of the two or more fuses contains trim data for the memory array and a mode register for selecting one of the two or more fuses to be enabled.Type: ApplicationFiled: January 27, 2017Publication date: May 18, 2017Inventors: Makoto Kitagawa, Takafumi Kunihiro, Wataru Otsuka, Tomohito Tsushima
-
Patent number: 9646690Abstract: A method of operation of a non-volatile memory system includes: providing a resistive storage element having a high resistance state and a low resistance state; coupling an analog multiplexer to the resistive storage element for applying a bias voltage; and switching between a verification bias and a read bias through the analog multiplexer for increasing a read margin between the high resistance state and the low resistance state.Type: GrantFiled: June 25, 2015Date of Patent: May 9, 2017Assignee: Sony Semiconductor Solutions CorporationInventors: Wataru Otsuka, Jun Sumino, Tomohito Tsushima, Makoto Kitagawa, Takafumi Kunihiro
-
Patent number: 9594516Abstract: A memory device comprising a memory array comprising a plurality of memory cells, two or more fuses coupled to the memory array, wherein each of the two or more fuses contains trim data for the memory array and a mode register for selecting one of the two or more fuses to be enabled.Type: GrantFiled: February 14, 2014Date of Patent: March 14, 2017Assignee: Sony Semiconductor Solutions CorporationInventors: Makoto Kitagawa, Takafumi Kunihiro, Wataru Otsuka, Tomohito Tsushima