Patents by Inventor Toru Anezaki

Toru Anezaki has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6847075
    Abstract: A semiconductor integrated circuit apparatus having a planar capacitor can use a plurality of source voltages therein. According to the semiconductor integrated circuit apparatus, it is possible to not only control thresholds of individual MOS transistors but also reduce the threshold voltage of the planar capacitor without any additional fabrication process. The semiconductor integrated circuit apparatus includes a p-channel memory transistor and a capacitor in a first n-type element region, an n-channel low-voltage MOS transistor in a second p-type element region, and an n-channel high-voltage MOS transistor in a third p-type element region. A channel region of the second MOS transistor is doped under a high density profile by using a p-type impurity element. At the same time, the p-type impurity element is imported in a capacitor region of the first element region under the substantially same profile.
    Type: Grant
    Filed: June 3, 2003
    Date of Patent: January 25, 2005
    Assignee: Fujitsu Limited
    Inventor: Toru Anezaki
  • Publication number: 20040108527
    Abstract: In a logic area, impurities are doped into the gate electrode and the source/drain diffusion regions of a MIS transistor. Thereafter in a memory cell area, word lines are patterned, source/drain regions are formed, and contact holes are formed. Side wall spacers of the MIS transistor in the logic area are made of silicon oxide. A semiconductor device of logic-memory can be manufactured by a reduced number of manufacture processes while the transistor characteristics are stabilized and the fine patterns in the memory cell are ensured.
    Type: Application
    Filed: December 19, 2003
    Publication date: June 10, 2004
    Applicant: FUJITSU LIMITED
    Inventors: Toshio TANIGUCHI, Taiji EMA, Toru ANEZAKI
  • Patent number: 6690050
    Abstract: In a logic area, impurities are doped into the gate electrode and the source/drain diffusion regions of a MIS transistor. Thereafter in a memory cell area, word lines are patterned, source/drain regions are formed, and contact holes are formed. Side wall spacers of the MIS transistor in the logic area are made of silicon oxide. A semiconductor device of logic-memory can be manufactured by a reduced number of manufacture processes while the transistor characteristics are stabilized and the fine patterns in the memory cell are ensured.
    Type: Grant
    Filed: May 16, 2000
    Date of Patent: February 10, 2004
    Assignee: Fujitsu Limited
    Inventors: Toshio Taniguchi, Taiji Ema, Toru Anezaki
  • Publication number: 20040004246
    Abstract: A semiconductor integrated circuit apparatus having a planar capacitor can use a plurality of source voltages therein. According to the semiconductor integrated circuit apparatus, it is possible to not only control thresholds of individual MOS transistors but also reduce the threshold voltage of the planar capacitor without any additional fabrication process. The semiconductor integrated circuit apparatus includes a p-channel memory transistor and a capacitor in a first n-type element region, an n-channel low-voltage MOS transistor in a second p-type element region, and an n-channel high-voltage MOS transistor in a third p-type element region. A channel region of the second MOS transistor is doped under a high density profile by using a p-type impurity element. At the same time, the p-type impurity element is imported in a capacitor region of the first element region under the substantially same profile.
    Type: Application
    Filed: June 3, 2003
    Publication date: January 8, 2004
    Applicant: FUJITSU LIMITED
    Inventor: Toru Anezaki
  • Patent number: 6624525
    Abstract: A semiconductor device comprises a first insulating film formed over a semiconductor substrate, a second insulating film formed on the first insulating film, a contact plug made of a conductive material vertically penetrating the first and second insulating films and extending on the second insulating film, and a conductor film in contact with the upper surface of the contact plug and part of the second insulating film. This construction makes it possible to form minute via-holes in a mass-production line without increasing parasitic capacity, increasing the number of manufacturing steps, and generating defects.
    Type: Grant
    Filed: March 6, 2002
    Date of Patent: September 23, 2003
    Assignee: Fujitsu Limited
    Inventors: Toru Anezaki, Shinichiroh Ikemasu
  • Publication number: 20020163080
    Abstract: In a logic area, impurities are doped into the gate electrode and the source/drain diffusion regions of a MIS transistor. Thereafter in a memory cell area, word lines are patterned, source/drain regions are formed, and contact holes are formed. Side wall spacers of the MIS transistor in the logic area are made of silicon oxide. A semiconductor device of logic-memory can be manufactured by a reduced number of manufacture processes while the transistor characteristics are stabilized and the fine patterns in the memory cell are ensured.
    Type: Application
    Filed: May 16, 2000
    Publication date: November 7, 2002
    Inventors: Toshio Taniguchi, Taiji Ema, Toru Anezaki
  • Publication number: 20020096773
    Abstract: A semiconductor device comprises a first insulating film formed over a semiconductor substrate, a second insulating film formed on the first insulating film, a contact plug made of a conductive material vertically penetrating the first and second insulating films and extending on the second insulating film, and a conductor film in contact with the upper surface of the contact plug and part of the second insulating film. This construction makes it possible to form minute via-holes in a mass-production line without increasing parasitic capacity, increasing the number of manufacturing steps, and generating defects.
    Type: Application
    Filed: March 6, 2002
    Publication date: July 25, 2002
    Applicant: FUJITSU LIMITED
    Inventors: Toru Anezaki, Shinichiroh Ikemasu
  • Patent number: 6410423
    Abstract: A semiconductor device comprises a first insulating film formed over a semiconductor substrate, a second insulating film formed on the first insulating film, a contact plug made of a conductive material vertically penetrating the first and second insulating films and extending on the second insulating film, and a conductor film in contact with the upper surface of the contact plug and part of the second insulating film. This construction makes it possible to form minute via-holes in a mass-production line without increasing parasitic capacity, increasing the number of manufacturing steps, and generating defects.
    Type: Grant
    Filed: October 27, 2000
    Date of Patent: June 25, 2002
    Assignee: Fujitsu Limited
    Inventors: Toru Anezaki, Shinichiroh Ikemasu