Patents by Inventor Tzu-Ching Tsai

Tzu-Ching Tsai has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20090256264
    Abstract: A semiconductor device is provided. An amorphous silicon layer that acts as a UV blocking layer replaces a conventional silicon-rich oxide (SRO) layer or the super silicon-rich oxide (SSRO) layer. By doing this, the process window is increased. In addition, silicon nitride sidewall spacer is formed inside the contact hole to prevent charge loss.
    Type: Application
    Filed: June 30, 2008
    Publication date: October 15, 2009
    Inventors: Yinan Chen, Hsien-Wen Liu, Tzu-Ching Tsai
  • Patent number: 7500879
    Abstract: An electrical card connector includes a metal shield (2), an insulated housing (3) and a terminal module (4). The metal shield defines a receiving room, in which a memory card is insertable in a card inserting direction through an insert opening generally at a front end thereof. The insulated housing is shielded by the metal shield, and defines a receiving portion (34) extending therethrough and adjacent to a rear end thereof. The terminal module is received in the receiving portion of the insulated housing and comprises a pair of locking boards (44) assembling the terminal module on a printed circuit board (5). A plurality of terminals (31) are insert-molded in the terminal module for electrical connection to the memory card.
    Type: Grant
    Filed: November 20, 2007
    Date of Patent: March 10, 2009
    Assignee: Hon Hai Precision Ind. Co., Ltd.
    Inventors: Chien-Jen Ting, Tzu-Ching Tsai
  • Publication number: 20090053939
    Abstract: An electrical connector mounted on a PCB (printed circuit board) includes an insulating housing having a receiving room and a plurality of contacts retained in the insulating housing. Said insulating housing has a tongue portion and a peripheral wall surrounds said tongue portion which defines said receiving room. Each contact includes a U-shaped contacting portion received in said receiving room, a vertical holding portion retained in an inner surface of said peripheral wall and a connecting portion connecting with said contacting portion and said holding portion. Said connecting portion has a linear leading surface which is formed slanted towards said contacting portion downwardly in order to provide a smooth mating process with a mating connector.
    Type: Application
    Filed: August 25, 2008
    Publication date: February 26, 2009
    Inventor: Tzu-Ching Tsai
  • Publication number: 20090011587
    Abstract: A method of fabricating a semiconductor device is provided. The method of fabricating the semiconductor device comprises providing a substrate. Next, an insulating layer, a conductive layer and a silicide layer are formed on the substrate in sequence. Next, a hard masking layer is formed on the silicide layer exposing a portion of the silicide layer. A first etching step is performed to remove the silicide layer and the underlying conductive layer which are not covered by the hard masking layer, thereby forming a gate stack. And next, a second etching step is performed to remove any remaining conductive layer not covered by the hard masking layer after the first etching step. The second etching step is performed with an etchant comprising ammonium hydroxide.
    Type: Application
    Filed: November 1, 2007
    Publication date: January 8, 2009
    Applicant: NANYA TECHNOLOGY CORPORATION
    Inventors: Tzu-Ching TSAI, Tse-Yao HUANG, Yi-Nan CHEN
  • Publication number: 20080119071
    Abstract: An electrical card connector includes a metal shield (2), an insulated housing (3) and a terminal module (4). The metal shield defines a receiving room, in which a memory card is insertable in a card inserting direction through an insert opening generally at a front end thereof. The insulated housing is shielded by the metal shield, and defines a receiving portion (34) extending therethrough and adjacent to a rear end thereof. The terminal module is received in the receiving portion of the insulated housing and comprises a pair of locking boards (44) assembling the terminal module on a printed circuit board (5). A plurality of terminals (31) are insert-molded in the terminal module for electrical connection to the memory card.
    Type: Application
    Filed: November 20, 2007
    Publication date: May 22, 2008
    Inventors: Chien-Jen Ting, Tzu-Ching Tsai
  • Patent number: 7341952
    Abstract: A method for etching a deep trench in a substrate. A multi-layer hard mask structure is formed overlying the substrate, which includes a first hard mask layer and at least one second hard mask layer disposed thereon. The first hard mask layer is composed of a first boro-silicate glass (BSG) layer and an overlying first undoped silicon glass (USG) layer and the second is composed of a second BSG layer and an overlying second USG layer. A polysilicon layer is formed overlying the multi-layer hard mask structure and then etched to form an opening therein. The multi-layer hard mask structure and the underlying substrate under the opening are successively etched to simultaneously form the deep trench in the substrate and remove the polysilicon layer. The multi-layer hard mask structure is removed.
    Type: Grant
    Filed: February 7, 2006
    Date of Patent: March 11, 2008
    Assignee: Nanya Technology Corporation
    Inventors: Kaan-Lu Tzou, Tzu-Ching Tsai, Yi-Nan Chen
  • Patent number: 7195975
    Abstract: A method of forming a bit line contact via. The method includes providing a substrate having a transistor with a gate electrode, drain region, and source region, forming a conductive layer overlying the drain region, conformally forming an insulating barrier layer overlying the substrate, blanketly forming a dielectric layer overlying the insulating barrier layer, and forming a via through the dielectric layer and insulating barrier layer, exposing the conductive layer.
    Type: Grant
    Filed: November 14, 2003
    Date of Patent: March 27, 2007
    Assignee: Nanya Technology Corporation
    Inventors: Tzu-Ching Tsai, Yi-Nan Chen, Hui-Min Mao
  • Publication number: 20070020844
    Abstract: A damascene process. A substrate covered by a dielectric layer and an overlying polysilicon masking layer with an opening exposing the underlying dielectric layer is provided. The exposed dielectric layer is etched to form a damascene opening therein and a portion of polysilicon masking layer remains on the dielectric layer. The remaining polysilicon masking layer is completely transformed into a metal polycide layer and then removed. A method for fabricating a bit line of a memory device is also disclosed.
    Type: Application
    Filed: July 19, 2006
    Publication date: January 25, 2007
    Applicant: NANYA TECHNOLOGY CORPORATION
    Inventors: Yi-Nan Chen, Tzu-Ching Tsai
  • Publication number: 20060127680
    Abstract: A method for etching a deep trench in a substrate. A multi-layer hard mask structure is formed overlying the substrate, which includes a first hard mask layer and at least one second hard mask layer disposed thereon. The first hard mask layer is composed of a first boro-silicate glass (BSG) layer and an overlying first undoped silicon glass (USG) layer and the second is composed of a second BSG layer and an overlying second USG layer. A polysilicon layer is formed overlying the multi-layer hard mask structure and then etched to form an opening therein. The multi-layer hard mask structure and the underlying substrate under the opening are successively etched to simultaneously form the deep trench in the substrate and remove the polysilicon layer. The multi-layer hard mask structure is removed.
    Type: Application
    Filed: February 7, 2006
    Publication date: June 15, 2006
    Applicant: NANYA TECHNOLOGY CORPORATION
    Inventors: Kaan-Lu Tzou, Tzu-Ching Tsai, Yi-Nan Chen
  • Publication number: 20060118886
    Abstract: A method of forming a bit line contact via. The method includes providing a substrate having a transistor with a gate electrode, drain region, and source region, forming a conductive layer overlying the drain region, conformally forming an insulating barrier layer overlying the substrate, blanketly forming a dielectric layer overlying the insulating barrier layer, and forming a via through the dielectric layer and insulating barrier layer, exposing the conductive layer.
    Type: Application
    Filed: January 23, 2006
    Publication date: June 8, 2006
    Applicant: NANYA TECHNOLOGY CORPORATION
    Inventors: Tzu-Ching Tsai, Yi-Nan Chen, Hui-Min Mao
  • Patent number: 7029753
    Abstract: A method for etching a deep trench in a substrate. A multi-layer hard mask structure is formed overlying the substrate, which includes a first hard mask layer and at least one second hard mask layer disposed thereon. The first hard mask layer is composed of a first boro-silicate glass (BSG) layer and an overlying first undoped silicon glass (USG) layer and the second is composed of a second BSG layer and an overlying second USG layer. A polysilicon layer is formed overlying the multi-layer hard mask structure and then etched to form an opening therein. The multi-layer hard mask structure and the underlying substrate under the opening are successively etched to simultaneously form the deep trench in the substrate and remove the polysilicon layer. The multi-layer hard mask structure is removed.
    Type: Grant
    Filed: December 4, 2003
    Date of Patent: April 18, 2006
    Assignee: Nanya Technology Corporation
    Inventors: Kaan-Lu Tzou, Tzu-Ching Tsai, Yi-Nan Chen
  • Patent number: 7026207
    Abstract: A method of filling a bit line contact via. The method includes providing a substrate having a device region and periphery region, the device region having a transistor, having a gate electrode, drain region, and source region, on the substrate, forming a dielectric layer overlying the substrate, the dielectric layer having a bit line contact via exposing the drain region, and periphery contact via exposing the periphery region, forming a doped conductive layer, lower than the dielectric layer, overlying the drain region, conformally forming a barrier layer overlying the dielectric layer, doped conductive layer, and periphery region, and forming a first conductive layer filling the bit line contact via and periphery contact via.
    Type: Grant
    Filed: November 18, 2003
    Date of Patent: April 11, 2006
    Assignee: Nanya Technology Corporation
    Inventors: Tzu-Ching Tsai, Yi-Nan Chen
  • Patent number: 6977134
    Abstract: A manufacturing method for a MOSFET gate structure. The method comprises providing a substrate, sequentially depositing a pad layer and a dielectric layer thereon, defining a gate trench passing through the dielectric layer and the pad layer to expose a predetermined gate area of the substrate, sequentially forming a gate dielectric layer, a first conductive layer, a second conductive layer, and a cap layer on the exposed substrate in the gate trench to form a damascene gate structure, and removing the dielectric layer.
    Type: Grant
    Filed: June 2, 2003
    Date of Patent: December 20, 2005
    Assignee: Nanya Technology Corporation
    Inventors: Chung-Peng Hao, Hui-Min Mao, Yi-Nan Chen, Tzu-Ching Tsai
  • Patent number: 6964926
    Abstract: A method of forming capacitors with geometric deep trenches. First, a substrate with a pad structure formed thereon is provided, and a first hard mask layer is formed on the pad structure. Next, a second hard mask layer is formed on the first hard mask layer. Next, a spacer layer is formed in the first opening on the first hard mask layer to expose a second opening. Next, a third hard mask layer is filled the second opening, and the spacer layer is removed. Next, the first hard mask layer is etched to expose a third opening with a salient of the first hard mask layer, with the second hard mask layer and the third hard mask layer acting as masks. Finally, the first hard mask layer, the pad structure, and the substrate are etched to form a geometric deep trench.
    Type: Grant
    Filed: December 4, 2003
    Date of Patent: November 15, 2005
    Assignee: Nanya Technology Corporation
    Inventors: Tse-Yao Huang, Yi-Nan Chen, Tzu-Ching Tsai
  • Patent number: 6946344
    Abstract: A method for forming a trench capacitor. A semiconductor substrate with a trench is provided, and a trench capacitor is formed in the trench with a storage node and a node dielectric layer. The top portion of the trench is ion implanted to a predetermined angle to form an ion doped area on a sidewall of the top portion of the trench and a top surface of the trench capacitor. The ion doped area is oxidized to form an oxide layer. A sidewall semiconductor layer is formed on another sidewall using the oxide layer as a mask, and then the oxide layer is removed. A barrier layer is conformally formed on the surface of the trench, and the trench is filled with a conducting layer.
    Type: Grant
    Filed: July 16, 2003
    Date of Patent: September 20, 2005
    Assignee: Nanya Technology Corporation
    Inventors: Shih-Chung Chou, Yi-Nan Chen, Tzu-Ching Tsai
  • Patent number: 6924204
    Abstract: A method for fabricating a buried plate of a deep trench capacitor is described. A substrate having a deep trench therein is provided. A doped layer is formed on the surface of the deep trench and a material layer is formed on the doped layer. A passivation layer is formed on the sidewall of the deep trench that is not covered by the material layer. After removing the material layer, a thermal process is conducted to drive-in the dopants in the doped layer to the substrate to form a doped region, wherein the doped region serves as a buried plate of the deep trench capacitor. The doped layer also reacts with the substrate to form an oxide layer. After removing the oxide layer, a bottle-shaped deep trench is formed.
    Type: Grant
    Filed: September 22, 2003
    Date of Patent: August 2, 2005
    Assignee: Nanya Technology Corporation
    Inventors: Tzu-Ching Tsai, Yi-Nan Chen
  • Publication number: 20050042871
    Abstract: A method for etching a deep trench in a substrate. A multi-layer hard mask structure is formed overlying the substrate, which includes a first hard mask layer and at least one second hard mask layer disposed thereon. The first hard mask layer is composed of a first boro-silicate glass (BSG) layer and an overlying first undoped silicon glass (USG) layer and the second is composed of a second BSG layer and an overlying second USG layer. A polysilicon layer is formed overlying the multi-layer hard mask structure and then etched to form an opening therein. The multi-layer hard mask structure and the underlying substrate under the opening are successively etched to simultaneously form the deep trench in the substrate and remove the polysilicon layer. The multi-layer hard mask structure is removed.
    Type: Application
    Filed: December 4, 2003
    Publication date: February 24, 2005
    Inventors: Kaan-Lu Tzou, Tzu-Ching Tsai, Yi-Nan Chen
  • Publication number: 20050037566
    Abstract: A method for fabricating a buried plate of a deep trench capacitor is described. A substrate having a deep trench therein is provided. A doped layer is formed on the surface of the deep trench and a material layer is formed on the doped layer. A passivation layer is formed on the sidewall of the deep trench that is not covered by the material layer. After removing the material layer, a thermal process is conducted to drive-in the dopants in the doped layer to the substrate to form a doped region, wherein the doped region serves as a buried plate of the deep trench capacitor. The doped layer also reacts with the substrate to form an oxide layer. After removing the oxide layer, a bottle-shaped deep trench is formed.
    Type: Application
    Filed: September 22, 2003
    Publication date: February 17, 2005
    Inventors: TZU-CHING TSAI, YI-NAN CHEN
  • Patent number: D587208
    Type: Grant
    Filed: June 23, 2008
    Date of Patent: February 24, 2009
    Assignee: Hon Hai Precision Ind. Co., Ltd.
    Inventors: Tzu-Ching Tsai, Ren-Chih Li
  • Patent number: D587209
    Type: Grant
    Filed: July 1, 2008
    Date of Patent: February 24, 2009
    Assignee: Hon Hai Precision Ind. Co., Ltd.
    Inventors: Tzu-Ching Tsai, Ren-Chih Li