Patents by Inventor Tzu-Hung Lin

Tzu-Hung Lin has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20160343694
    Abstract: A semiconductor package assembly is provided. The semiconductor package assembly includes a semiconductor package. The semiconductor package includes a semiconductor die. A redistribution layer (RDL) structure is disposed on the semiconductor die and is electrically connected to the semiconductor die. An active or passive element is disposed between the semiconductor die and the RDL structure. A molding compound surrounds the semiconductor die and the active or passive element.
    Type: Application
    Filed: March 10, 2016
    Publication date: November 24, 2016
    Inventors: Tzu-Hung LIN, I-Hsuan PENG, Ching-Wen HSIAO
  • Publication number: 20160343695
    Abstract: A semiconductor package assembly is provided. The semiconductor package assembly includes a first semiconductor package. The first semiconductor package includes a first semiconductor die. A first redistribution layer (RDL) structure is coupled to the first semiconductor die and includes a first conductive trace. The semiconductor package assembly also includes a second semiconductor package bonded to the first semiconductor package. The second semiconductor package includes a second semiconductor die. An active surface of the second semiconductor die faces an active surface of the first semiconductor die. A second RDL structure is coupled to the second semiconductor die and includes a second conductive trace. The first conductive trace is in direct contact with the second conductive trace.
    Type: Application
    Filed: March 16, 2016
    Publication date: November 24, 2016
    Inventors: Tzu-Hung LIN, Ching-Wen HSIAO, I-Hsuan PENG
  • Publication number: 20160329299
    Abstract: A semiconductor package structure including a first semiconductor package is provided. The first semiconductor package includes a first semiconductor package including a first redistribution layer (RDL) structure having a first surface and a second surface opposite thereto. A first semiconductor die and a first molding compound that surrounds the first semiconductor die are disposed on the first surface of the first RDL structure. An IMD structure having a conductive layer with an antenna pattern or a conductive shielding layer is disposed on the first molding compound and the first semiconductor die.
    Type: Application
    Filed: April 17, 2016
    Publication date: November 10, 2016
    Inventors: Tzu-Hung LIN, I-Hsuan PENG, Nai-Wei LIU, Ching-Wen HSIAO, Wei-Che HUANG
  • Publication number: 20160329262
    Abstract: A semiconductor chip package assembly includes a package substrate having a chip mounting surface; a plurality of solder pads disposed on the chip mounting surface; a first dummy pad and a second dummy pad spaced apart from the first dummy pad disposed on the chip mounting surface; a solder mask on the chip mounting surface and partially covering the solder pads, the first dummy pad, and the second dummy pad; a chip package mounted on the chip mounting surface and electrically connected to the package substrate through a plurality of solder balls on respective said solder pads; a discrete device having a first terminal and a second terminal disposed between the chip package and the package substrate; a first solder connecting the first terminal with the first dummy pad and the chip package; and a second solder connecting the second terminal with the second dummy pad and the chip package.
    Type: Application
    Filed: March 8, 2016
    Publication date: November 10, 2016
    Inventors: Ching-Wen Hsiao, Tzu-Hung Lin, I-Hsuan Peng, Tung-Hsien Hsieh, Sheng-Ming Chang
  • Publication number: 20160323455
    Abstract: The calculation for DFT(Discrete Fourier Transform) is too much in prior art, so the present invention provides a new method DMFT(Discrete Multi-Frequency Transform) for calculation. For example, in prior art, to determine a DTMF signal “3”, the calculation must be performed for k=96˜92 (frequency 1477 Hz with tolerance ±2.5%) and k=45˜43 (frequency 697 Hz with tolerance ±2.5%), total 8 of X[k] value have to be calculated, but the present invention performs a single calculation of X[k] for each frequency. To determine a DTMF signal “3”, only a high frequency of X[k] and a low frequency of X[k] are required to calculate.
    Type: Application
    Filed: April 30, 2015
    Publication date: November 3, 2016
    Inventors: Shaw Hwa HWANG, Li Te SHEN, Kuan Lin CHEN, Yao Hsing CHUNG, Chi Jung HUANG, Cheng Yu YEH, Shun Chieh CHANG, Bing Chih YAO, Chao Ping CHU, Ning Yun KU, Tzu Hung LIN, Ming Che YEH
  • Publication number: 20160307861
    Abstract: The invention provides a semiconductor package and a method for fabricating a base for a semiconductor package. The semiconductor package includes a conductive trace embedded in a base. A semiconductor device is mounted on the conductive trace via a conductive structure.
    Type: Application
    Filed: June 28, 2016
    Publication date: October 20, 2016
    Applicant: Media Tek Inc.
    Inventors: Tzu-Hung Lin, Wen-Sung Hsu, Ta-Jen Yu, Andrew C. Chang
  • Publication number: 20160307863
    Abstract: The invention provides a semiconductor package. The semiconductor package includes a semiconductor die having a central area and a peripheral area surrounding the central area. A first conductive bump is disposed on the semiconductor die in the central area. A second conductive bump is disposed on the semiconductor die in the peripheral area. An area ratio of the first conductive bump to the second conductive bump from a top view is larger than 1, and less than or equal to 3.
    Type: Application
    Filed: June 22, 2016
    Publication date: October 20, 2016
    Applicant: MediaTek Inc.
    Inventors: Tzu-Hung Lin, Wen-Sung Hsu, Tai-Yu Chen
  • Publication number: 20160293581
    Abstract: The invention provides a semiconductor package assembly. The semiconductor package assembly includes a first semiconductor package including a first semiconductor die. A first redistribution layer (RDL) structure is coupled to the first semiconductor die. The first redistribution layer (RDL) structure includes a first conductive trace disposed at a first layer-level. A second conductive trace is disposed at a second layer-level. A first inter-metal dielectric (IMD) layer and a second inter-metal dielectric (IMD) layer, which is beside the first inter-metal dielectric (IMD) layer, are disposed between the first conductive trace and the second conductive trace.
    Type: Application
    Filed: February 19, 2016
    Publication date: October 6, 2016
    Inventors: Tzu-Hung LIN, I-Hsuan PENG, Ching-Wen HSIAO
  • Publication number: 20160286123
    Abstract: The present invention provides a method of image conversion operation for panorama dynamic IP camera. Three wide-angle cameras are used for obtaining a panorama dynamic image, and then to be compressed and transferred through Internet to a PC/smartphone/tablet for being decompressed and image conversion operation, so that a user can use the PC/smart phone/tablet to slide a touch screen thereof for viewing the desired dynamic image.
    Type: Application
    Filed: April 6, 2015
    Publication date: September 29, 2016
    Inventors: Shaw Hwa HWANG, Bing Chih YAO, Kuan Lin CHEN, Yao Hsing CHUNG, Chi Jung HUANG, Li Te SHEN, Shun Chieh CHANG, Cheng Yu YEH, Chao Ping CHU, Ning Yun KU, Tzu Hung LIN, Ming Che YEH
  • Publication number: 20160276324
    Abstract: The invention provides a semiconductor package assembly. The semiconductor package assembly includes a first semiconductor package including a first semiconductor die. A first redistribution layer (RDL) structure is coupled to the first semiconductor die. The first redistribution layer (RDL) structure includes a first conductive trace disposed at a first layer-level. A second conductive trace is disposed at a second layer-level. A first inter-metal dielectric (IMD) layer and a second inter-metal dielectric (IMD) layer, which is beside the first inter-metal dielectric (IMD) layer, are disposed between the first conductive trace and the second conductive trace.
    Type: Application
    Filed: February 3, 2016
    Publication date: September 22, 2016
    Inventors: Tzu-Hung LIN, I-Hsuan PENG, Ching-Wen HSIAO
  • Publication number: 20160268234
    Abstract: The invention provides a semiconductor package assembly. The semiconductor package assembly includes a semiconductor die. A first molding compound covers a back surface of the semiconductor die. A redistribution layer (RDL) structure is disposed on a front surface of the semiconductor die. The semiconductor die is coupled to the RDL structure. A second molding compound is disposed on the front surface of the semiconductor die and embedded in the RDL structure. A passive device is disposed on the second molding compound and coupled to the semiconductor die.
    Type: Application
    Filed: February 3, 2016
    Publication date: September 15, 2016
    Inventors: Tzu-Hung LIN, Ching-Wen HSIAO, I-Hsuan PENG
  • Publication number: 20160260693
    Abstract: The invention provides a semiconductor package assembly. The semiconductor package assembly includes a first semiconductor package including a first semiconductor die. A first molding compound surrounds the first semiconductor die. A first redistribution layer (RDL) structure is disposed on a bottom surface of the first molding compound. The first semiconductor die is coupled to the first RDL structure. A second redistribution layer (RDL) structure is disposed on a top surface of the first molding compound. A passive device is coupled to the second RDL structure.
    Type: Application
    Filed: December 31, 2015
    Publication date: September 8, 2016
    Inventors: Tzu-Hung Lin, I-Hsuan Peng
  • Patent number: 9437512
    Abstract: An integrated circuit (IC) package structure is provided, including: a first integrated circuit (IC) package, including: a first package substrate, having opposite first and second surfaces, wherein a first semiconductor chip is disposed over a first portion of the first surface of the first package substrate. In addition, a second integrated circuit (IC) package is disposed on a second portion different from the first portion of the first surface of the first package substrate, including: a second package substrate, having opposite third and fourth surfaces, wherein a second semiconductor chip is disposed over a portion of the third surface of the second package substrate, and the second semiconductor chip has a function different from that of the first semiconductor chip.
    Type: Grant
    Filed: September 12, 2012
    Date of Patent: September 6, 2016
    Assignee: MEDIATEK INC.
    Inventors: Thomas Matthew Gregorich, Tzu-Hung Lin
  • Patent number: 9437534
    Abstract: A flip chip package includes: a carrier coupled to a die. The carrier includes: at least a via, for coupling the surface of the carrier to electrical traces in the carrier; and at least a capture pad electrically coupled to the via, wherein the capture pad is plated over the via. The die includes: at least a bond pad formed on the surface of the die; and at least a copper column, formed on the bond pad for coupling the die to the capture pad on the carrier, wherein part of the copper column overhangs the via opening.
    Type: Grant
    Filed: May 17, 2015
    Date of Patent: September 6, 2016
    Assignee: MEDIATEK INC.
    Inventors: Thomas Matthew Gregorich, Tzu-Hung Lin, Che-Ya Chou
  • Publication number: 20160211318
    Abstract: A microelectronic package includes a packaging substrate having a chip mounting surface; a chip mounted on the chip mounting surface of the packaging substrate with the chip's active surface facing down to the chip mounting surface; a plurality of input/output (I/O) pads distributed on the active surface of the chip; and a discrete passive element mounted on the active surface of the chip. The discrete passive element may be a decoupling capacitor, a resistor, or an inductor.
    Type: Application
    Filed: October 29, 2015
    Publication date: July 21, 2016
    Inventors: Chao-Yang Yeh, Chee-Kong Ung, Tzu-Hung Lin, Jia-Wei Fang
  • Publication number: 20160211194
    Abstract: A semiconductor package structure and method for forming the same are provided. The semiconductor package structure includes a substrate and the substrate has a front side and a back side. The semiconductor package structure includes a through silicon via (TSV) interconnect structure formed in the substrate; and a first guard ring doped region and a second guard ring doped region formed in the substrate, and the first guard ring doped region and the second guard ring doped region are adjacent to the TSV interconnect structure.
    Type: Application
    Filed: January 21, 2015
    Publication date: July 21, 2016
    Inventors: Cheng-Chou HUNG, Ming-Tzong YANG, Tung-Hsing LEE, Wei-Che HUANG, Yu-Hua HUANG, Tzu-Hung LIN
  • Publication number: 20160181201
    Abstract: The invention provides a semiconductor package assembly with a TSV interconnect. The semiconductor package assembly includes a first semiconductor die mounted on a base. The first semiconductor die includes a semiconductor substrate. A first array of TSV interconnects and a second array of TSV interconnects are formed through the semiconductor substrate, wherein the first array and second array of TSV interconnects are separated by an interval region. A first ground TSV interconnect is disposed within the interval region. A second semiconductor die is mounted on the first semiconductor die, having a ground pad thereon. The first ground TSV interconnect of the first semiconductor die has a first terminal coupled to the ground pad of the second semiconductor die and a second terminal coupled to an interconnection structure disposed on a front side of the semiconductor substrate.
    Type: Application
    Filed: December 9, 2015
    Publication date: June 23, 2016
    Inventors: Ming-Tzong YANG, Cheng-Chou HUNG, Wei-Che HUANG, Yu-Hua HUANG, Tzu-Hung LIN, Kuei-Ti CHAN, Ruey-Beei WU, Kai-Bin WU
  • Publication number: 20160180048
    Abstract: The present invention is to provide a cloud-based retrieval method of medical information and system thereof. The method comprises (a) generating an identification code corresponding to a personally identifiable information about a subject; (b) identifying a tested item for the subject to generate a medical information; (c) establishing a connection between the medical information and the subject; (d) submitting a retrieval request data including at least a part of personally identifiable information; (e) executing an algorithm to calculate the retrieval request data with respect to the personally identifiable information, and verifying the retrieval request matches with the personally identifiable information, and generating a subject-specific login password; and (f) verifying the subject-specific login password, and determining the medical information being accessible to the subject.
    Type: Application
    Filed: December 18, 2015
    Publication date: June 23, 2016
    Inventor: TZU-HUNG LIN
  • Publication number: 20160126161
    Abstract: A semiconductor package includes a packaging substrate having a first surface and a second surface opposite to the first surface; and a semiconductor die assembled on the first surface of the packaging substrate. The semiconductor die includes a plurality of first bump pads and second bump pads on an active surface of the semiconductor die, a plurality of first copper pillars on the first bump pads, and a plurality of second copper pillars on the second bump pads. The first copper pillars have a diameter that is smaller than that of the second copper pillars.
    Type: Application
    Filed: August 19, 2015
    Publication date: May 5, 2016
    Inventors: Jia-Wei Fang, Tzu-Hung Lin
  • Publication number: 20160127425
    Abstract: The present invention provides a registration method for managing NAT shutdown. In Internet communication field, a user must perform registrations intermittently to a server through NAT, and increase the time interval of registration step by step. But NAT itself will shutdown if no packet is passed through for a long period. The registration method of the present invention is to adjust the time interval of registration step by step so that the time interval of registration is slightly less than the shutdown time of NAT, and then fix the time interval of registration to assure that all of the Invite packet can pass through without blocking up by the shutdown of NAT.
    Type: Application
    Filed: December 3, 2014
    Publication date: May 5, 2016
    Inventors: Shaw Hwa HWANG, Cheng Yu YEH, Kuan Lin CHEN, Yao Hsing CHUNG, Chi Jung HUANG, Li Te SHEN, Shun Chieh CHANG, Bing Chih YAO, Chao Ping CHU, Ning Yun KU, Tzu Hung LIN, Ming Che YEH