Patents by Inventor Valery M. Dubin

Valery M. Dubin has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20040035316
    Abstract: The present invention relates to a cobalt electroless plating bath composition and method of using it for microelectronic device fabrication. In one embodiment, the present invention relates to cobalt electroless plating in the fabrication of interconnect structures in semiconductor devices.
    Type: Application
    Filed: August 26, 2003
    Publication date: February 26, 2004
    Inventors: Ramanan V. Chebiam, Valery M. Dubin
  • Patent number: 6696758
    Abstract: An apparatus including a substrate comprising a device having contact point; a dielectric layer overlying the device with an opening to the contact point; and an interconnect structure disposed in the opening including an interconnect material and a different conductive shunt material.
    Type: Grant
    Filed: November 7, 2002
    Date of Patent: February 24, 2004
    Assignee: Intel Corporation
    Inventors: Valery M. Dubin, Christopher D. Thomas, Paul McGregor, Madhav Datta
  • Patent number: 6677233
    Abstract: Introduction of a liquefied gas solution for deposition of a material on a semiconductor substrate. The substrate can have a trench etched thereinto with the solution including ions of the material to be deposited in the trench. The substrate can have a barrier layer at its surface prior to introduction of a liquefied gas solution including ions of a metal to be deposited above the barrier. A material layer to be formed on the substrate can be a tantalum barrier, a copper layer or other semiconductor processing feature.
    Type: Grant
    Filed: January 2, 2002
    Date of Patent: January 13, 2004
    Assignee: Intel Corporation
    Inventor: Valery M. Dubin
  • Publication number: 20040000720
    Abstract: The present invention includes a method of providing a substrate; sequentially forming a seed layer over the substrate and forming a protection layer over the seed layer; and sequentially removing the protection layer and forming a conductor over the seed layer.
    Type: Application
    Filed: June 28, 2002
    Publication date: January 1, 2004
    Inventors: Valery M. Dubin, Peter K. Moon
  • Patent number: 6645567
    Abstract: The present invention relates to a cobalt electroless plating bath composition and method of using it for microelectronic device fabrication. In one embodiment, the present invention relates to cobalt electroless plating in the fabrication of interconnect structures in semiconductor devices.
    Type: Grant
    Filed: December 19, 2001
    Date of Patent: November 11, 2003
    Assignee: Intel Corporation
    Inventors: Ramanan V. Chebiam, Valery M. Dubin
  • Publication number: 20030207561
    Abstract: Multiple level interconnect structures and methods for fabricating the interconnect structures are disclosed. The interconnect structures may contain an interconnect line, an electrolessly deposited metal layer formed over the interconnect line, a via formed over the metal layer, and a second interconnect line formed over the via. Often the metal layer contains a cobalt or nickel alloy and provides an etch stop layer for formation of an opening corresponding to the via. The metal layer may provide protection to the underlying interconnect line and may replace a traditional protective dielectric layer. The metal layer is conductive, rather than dielectric, and provides a shunt for passage of electrical current between the via and the interconnect line. Similar metal layers may also be used within the interconnect structures as via liner layers and via plugs.
    Type: Application
    Filed: May 28, 2003
    Publication date: November 6, 2003
    Inventors: Valery M. Dubin, Chin-Chang Cheng, Makarem A. Hussein, Phi L. Nguyen, Ruth A. Brain
  • Publication number: 20030207560
    Abstract: Multiple level interconnect structures and methods for fabricating the interconnect structures are disclosed. The interconnect structures may contain an interconnect line, an electrolessly deposited metal layer formed over the interconnect line, a via formed over the metal layer, and a second interconnect line formed over the via. Often the metal layer contains a cobalt or nickel alloy and provides an etch stop layer for formation of an opening corresponding to the via. The metal layer may provide protection to the underlying interconnect line and may replace a traditional protective dielectric layer. The metal layer is conductive, rather than dielectric, and provides a shunt for passage of electrical current between the via and the interconnect line. Similar metal layers may also be used within the interconnect structures as via liner layers and via plugs.
    Type: Application
    Filed: May 3, 2002
    Publication date: November 6, 2003
    Inventors: Valery M. Dubin, Chin-Chang Cheng, Makarem A. Hussein, Phi L. Nguyen, Ruth A. Brain
  • Publication number: 20030137050
    Abstract: A method, apparatus, system, and machine-readable medium for an interconnect structure in a semiconductor device and its method of formation is disclosed. Embodiments comprise a carbon-doped and silicon-doped interconnect having a concentration of silicon to avoid to forming a copper silicide layer between an interconnect and a passivation layer. Some embodiments provide unexpected results in electromigration reliability in regards to activation energy and/or mean time to failure.
    Type: Application
    Filed: November 12, 2002
    Publication date: July 24, 2003
    Inventors: Stephen T. Chambers, Valery M. Dubin, Andrew W. Ott, Christine S. Hau-Riege
  • Publication number: 20030134047
    Abstract: An apparatus for electroless spray deposition of a metal layer on a substrate, e.g., a Co shunt or barrier layer on a Cu layer on a semiconductor wafer, includes a processing chamber to hold the substrate, the processing chamber including at least one section movable between an open position to allow the substrate to be introduced into and removed from the processing chamber and a closed position to seal the processing chamber to allow for pressurization of the processing chamber. The processing chamber has an inlet to provide pressurizing gas, an exhaust line to exhaust pressurizing gas, a pressure regulator to regulate pressure there-within, and a sprayer to spray an electroless plating solution onto the substrate. A method for electroless spray deposition includes providing the in a processing chamber, sealing the processing chamber, pressurizing the processing chamber, regulating the pressure, and spraying an electroless plating solution onto the substrate.
    Type: Application
    Filed: January 16, 2002
    Publication date: July 17, 2003
    Inventors: Valery M. Dubin, Vincent R. Caillouette, Christopher D. Thomas, Chin-Chang Cheng
  • Publication number: 20030124840
    Abstract: Introduction of a liquefied gas solution for deposition of a material on a semiconductor substrate. The substrate can have a trench etched thereinto with the solution including ions of the material to be deposited in the trench. The substrate can have a barrier layer at its surface prior to introduction of a liquefied gas solution including ions of a metal to be deposited above the barrier. A material layer to be formed on the substrate can be a tantalum barrier, a copper layer or other semiconductor processing feature.
    Type: Application
    Filed: January 2, 2002
    Publication date: July 3, 2003
    Inventor: Valery M. Dubin
  • Publication number: 20030113576
    Abstract: The present invention relates to a cobalt electroless plating bath composition and method of using it for microelectronic device fabrication. In one embodiment, the present invention relates to cobalt electroless plating in the fabrication of interconnect structures in semiconductor devices.
    Type: Application
    Filed: December 19, 2001
    Publication date: June 19, 2003
    Applicant: Intel Corporation
    Inventors: Ramanan V. Chebiam, Valery M. Dubin
  • Publication number: 20030085177
    Abstract: A method of treating an electroless plating waste is provided. The waste is contained and an ability of a reducing agent to reduce a metal of the waste is decreased, for example by adding a stabilizing chemical or by exposing the waste to an anode to which a positive voltage is applied. Poisonous and explosive gases evolve from the waste, which are vented. Upon completion, the waste is drained.
    Type: Application
    Filed: November 6, 2001
    Publication date: May 8, 2003
    Inventors: Valery M. Dubin, Chin-Chang Cheng, Christopher D. Thomas
  • Publication number: 20030071355
    Abstract: An apparatus including a substrate comprising a device having contact point; a dielectric layer overlying the device with an opening to the contact point; and an interconnect structure disposed in the opening including an interconnect material and a different conductive shunt material.
    Type: Application
    Filed: November 7, 2002
    Publication date: April 17, 2003
    Inventors: Valery M. Dubin, Christopher D. Thomas, Paul McGregor, Madhav Datta
  • Patent number: 6518184
    Abstract: A method, apparatus, system, and machine-readable medium for an interconnect structure in a semiconductor device and its method of formation is disclosed. Embodiments comprise a carbon-doped and silicon-doped interconnect having a concentration of silicon to avoid to forming a copper silicide layer between an interconnect and a passivation layer. Some embodiments provide unexpected results in electromigration reliability in regards to activation energy and/or mean time to failure.
    Type: Grant
    Filed: January 18, 2002
    Date of Patent: February 11, 2003
    Assignee: Intel Corporation
    Inventors: Stephen T. Chambers, Valery M. Dubin, Andrew W. Ott, Christine S. Hau-Riege
  • Patent number: 6432821
    Abstract: An electroplating process for filling damascene structures on substrates, such as wafers having partially fabricated integrated circuits thereon, includes immersing a substrate, under bias, into a copper plating solution to eliminate thin seed layer dissolution and reduce copper oxide, an initiation step to repair discontinuities in a copper seed layer, superfill plating to fill the smallest features, reverse plating to remove the adsorbed plating additives and their by-products from the substrate, a second superfill plating to fill intermediate size features, a second reverse plating to remove adsorbed plating additives and their by-products from the substrate, and a bulk fill plating with high current density to fill large features. The superfill and reverse plating operations may be repeated more than twice prior to bulk filling in order to provide the desired surface morphology.
    Type: Grant
    Filed: December 18, 2000
    Date of Patent: August 13, 2002
    Assignee: Intel Corporation
    Inventors: Valery M. Dubin, Dave W. Jentz, Christopher Collazo-Davila
  • Publication number: 20020084529
    Abstract: A method comprising introducing an interconnect structure in an opening through a dielectric over a contact point, and introducing a conductive shunt material through a chemically-induced oxidation-reduction reaction. A method comprising introducing an interconnect structure in an opening through a dielectric over a contact point, introducing a conductive shunt material having an oxidation number over an exposed surface of the interconnect structure, and reducing the oxidation number of the shunt. An apparatus comprising a substrate comprising a device having contact point, a dielectric layer overlying the device with an opening to the contact point, and an interconnect structure disposed in the opening comprising an interconnect material and a different conductive shunt material.
    Type: Application
    Filed: December 28, 2000
    Publication date: July 4, 2002
    Inventors: Valery M. Dubin, Christopher D. Thomas, Paul McGregor, Madhav Datta
  • Publication number: 20020074234
    Abstract: An electroplating process for filling damascene structures on substrates, such as wafers having partially fabricated integrated circuits thereon, includes immersing a substrate, under bias, into a copper plating solution to eliminate thin seed layer dissolution and reduce copper oxide, an initiation step to repair discontinuities in a copper seed layer, superfill plating to fill the smallest features, reverse plating to remove the adsorbed plating additives and their by-products from the substrate, a second superfill plating to fill intermediate size features, a second reverse plating to remove adsorbed plating additives and their by-products from the substrate, and a bulk fill plating with high current density to fill large features. The superfill and reverse plating operations may be repeated more than twice prior to bulk filling in order to provide the desired surface morphology.
    Type: Application
    Filed: December 18, 2000
    Publication date: June 20, 2002
    Inventors: Valery M. Dubin, Dave W. Jentz, Christopher Collazo-Davila
  • Publication number: 20020064592
    Abstract: Electroless deposition of Cu provides for repair of copper seed layers formed by vacuum deposition processes, for formation of copper seed layers on catalytic materials, and for bulk fill of damascene trenches and via openings. Electroless plating baths for such depositions are formulated for both room temperature and elevated temperature operation, and each include a copper source, an environmentally friendly reducing agent, a pH buffer, a complexing agent, and a surfactant.
    Type: Application
    Filed: November 29, 2000
    Publication date: May 30, 2002
    Inventors: Madhav Datta, Valery M. Dubin, Christopher D. Thomas, Paul J. McGregor
  • Patent number: 6077780
    Abstract: A method for filling, with a conductive material, a high aspect ratio opening such as a via hole or a trench opening within an integrated circuit minimizes the formation of voids and seams. This conductive material such as copper which fills the high aspect ratio opening is amenable for fine line metallization. The method of the present invention includes steps for enhancing copper plating processes such as copper electroplating or copper electroless plating. This method includes a first step of copper plating for depositing a thin layer of copper within the integrated circuit opening. This thin layer preferably has a thickness on the field regions surrounding the opening that is less than 1/2 of the width of the opening. Then, copper reflow heats this thin deposited copper layer within the opening to minimize the occurrence of any seams within this copper layer. Finally, a second step of copper plating completely fills the integrated circuit opening.
    Type: Grant
    Filed: December 3, 1997
    Date of Patent: June 20, 2000
    Assignee: Advanced Micro Devices, Inc.
    Inventor: Valery M. Dubin
  • Patent number: 6001415
    Abstract: A via structure includes a barrier layer disposed between a via plug and an insulating layer surrounding a via hole to impede diffusion of conductive material from the via plug into the insulating layer. The barrier layer is deposited to cover the via side wall after the via hole is formed. The via hole is then filled with a via plug comprised of a conductive material such as copper that is amenable for fine line metallization with submicron and nanometer dimensions. The diffusion rate of copper through the barrier layer is significantly slower than the diffusion rate of copper through the insulating layer surrounding the via hole. With such an impedance of copper diffusion into the insulating layer, the insulating integrity of the insulating layer is preserved.
    Type: Grant
    Filed: December 3, 1997
    Date of Patent: December 14, 1999
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Takeshi Nogami, Valery M. Dubin