Patents by Inventor Van Le

Van Le has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11205630
    Abstract: A composite integrated circuit (IC) device structure comprising a host chip and a chiplet. The host chip comprises a first device layer and a first metallization layer. The chiplet comprises a second device layer and a second metallization layer that is interconnected to transistors of the second device layer. A top metallization layer comprising a plurality of first level interconnect (FLI) interfaces is over the chiplet and host chip. The chiplet is embedded between a first region of the first device layer and the top metallization layer. The first region of the first device layer is interconnected to the top metallization layer by one or more conductive vias extending through the second device layer or adjacent to an edge sidewall of the chiplet.
    Type: Grant
    Filed: September 27, 2019
    Date of Patent: December 21, 2021
    Assignee: Intel Corporation
    Inventors: Adel Elsherbini, Patrick Morrow, Johanna Swan, Shawna Liff, Mauro Kobrinksy, Van Le, Gerald Pasdast
  • Publication number: 20210375830
    Abstract: Composite IC chip including a chiplet embedded within metallization levels of a host IC chip. The chiplet may include a device layer and one or more metallization layers interconnecting passive and/or active devices into chiplet circuitry. The host IC may include a device layer and one or more metallization layers interconnecting passive and/or active devices into host chip circuitry. Features of one of the chiplet metallization layers may be directly bonded to features of one of the host IC metallization layers, interconnecting the two circuitries into a composite circuitry. A dielectric material may be applied over the chiplet. The dielectric and chiplet may be thinned with a planarization process, and additional metallization layers fabricated over the chiplet and host chip, for example to form first level interconnect interfaces. The composite IC chip structure may be assembled into a package substantially as a monolithic IC chip.
    Type: Application
    Filed: August 11, 2021
    Publication date: December 2, 2021
    Applicant: Intel Corporation
    Inventors: Adel Elsherbini, Johanna Swan, Shawna Liff, Patrick Morrow, Gerald Pasdast, Van Le
  • Patent number: 11171243
    Abstract: Transistor structures may include a metal oxide contact buffer between a portion of a channel material and source or drain contact metallization. The contact buffer may improve control of transistor channel length by limiting reaction between contact metallization and the channel material. The channel material may be of a first composition and the contact buffer may be of a second composition.
    Type: Grant
    Filed: June 27, 2019
    Date of Patent: November 9, 2021
    Assignee: Intel Corporation
    Inventors: Gilbert Dewey, Abhishek Sharma, Van Le, Jack Kavalieros, Shriram Shivaraman, Seung Hoon Sung, Tahir Ghani, Arnab Sen Gupta, Nazila Haratipour, Justin Weber
  • Patent number: 11142898
    Abstract: A fluid valve with a modular and/or replaceable fluid control assembly is disclosed, and is configured and arranged to require maintenance over a product life of the fluid valve. The modular and/or replaceable fluid control assembly includes at least one portion including a setting or presetting configured and arranged to control fluid flow behavior in the fluid valve. The setting or presetting is useable to control fluid flow in the modular and/or replaceable fluid control assembly after an upgrade or replacement of at least a portion of the modular and/or replaceable fluid control assembly. Further, the setting or presetting enables the modular and/or replaceable fluid control assembly to retain the fluid flow behavior following one or more upgrades or replacements of one or more portions of the modular and/or replaceable fluid control assembly.
    Type: Grant
    Filed: April 18, 2019
    Date of Patent: October 12, 2021
    Assignee: FLUIDMASTER, INC.
    Inventors: Tuan Van Le, Joseph Unkyung Han, Salvador Pena
  • Publication number: 20210302997
    Abstract: The present disclosure may be directed to a computer-assisted or autonomous driving (CA/AD) vehicle that receives a plurality of indications of a condition of one or more features of a plurality of locations of a roadway, respectively, encoded in a plurality of navigation signals broadcast by a plurality of transmitters as the CA/AD vehicle drives past the locations enroute to a destination. The CA/AD vehicle may then determine, based in part on the received indications, driving adjustments to be made and send indications of the driving adjustments to a driving control unit of the CA/AD vehicle.
    Type: Application
    Filed: May 17, 2021
    Publication date: September 30, 2021
    Inventors: Rajashree BASKARAN, Maruti GUPTA HYDE, Min Suet LIM, Van LE, Hebatallah SAADELDEEN
  • Patent number: 11129765
    Abstract: A system for positioning a patient before, during or after a medical procedure can include an arm assembly and a surgical drape for use with the arm assembly. The surgical drape can be configured to be placed around a surgical site where an operative procedure is to be conducted. The surgical drape includes a transparent viewing window, multiple handle covers, and an expandable opening on the top side of the surgical drape. Additionally, the surgical drape may also include adhesive components on the bottom side of the drape that may be independently removed in order to affix the drape around a surgical site.
    Type: Grant
    Filed: March 5, 2018
    Date of Patent: September 28, 2021
    Assignee: MIZUHO OSI
    Inventors: Mark Edward DeSilets, Stephan John Schmid, Vincent Hodges, Peter Thien Van Le
  • Patent number: 11118100
    Abstract: The present disclosure provides polymeric systems that are able to undergo fast hydration and are useful for maintaining particle dispersions for extended periods of time.
    Type: Grant
    Filed: December 19, 2018
    Date of Patent: September 14, 2021
    Assignee: RHODIA OPERATIONS
    Inventors: Changmin Jung, Lingjuan Shen, Christopher Smith, Hoang Van Le, Jian Zhou, Genyao Lin
  • Patent number: 11094672
    Abstract: Composite IC chip including a chiplet embedded within metallization levels of a host IC chip. The chiplet may include a device layer and one or more metallization layers interconnecting passive and/or active devices into chiplet circuitry. The host IC may include a device layer and one or more metallization layers interconnecting passive and/or active devices into host chip circuitry. Features of one of the chiplet metallization layers may be directly bonded to features of one of the host IC metallization layers, interconnecting the two circuitries into a composite circuitry. A dielectric material may be applied over the chiplet. The dielectric and chiplet may be thinned with a planarization process, and additional metallization layers fabricated over the chiplet and host chip, for example to form first level interconnect interfaces. The composite IC chip structure may be assembled into a package substantially as a monolithic IC chip.
    Type: Grant
    Filed: September 27, 2019
    Date of Patent: August 17, 2021
    Assignee: Intel Corporation
    Inventors: Adel Elsherbini, Johanna Swan, Shawna Liff, Patrick Morrow, Gerald Pasdast, Van Le
  • Publication number: 20210207464
    Abstract: Compositions and methods for fracturing a subterranean formation are presented. Also provided are compositions and methods for reducing friction-related losses in a well treatment fluid. In general, the compositions include a copolymer that includes one or more vinylphosphonic acid (“VPA”) monomers.
    Type: Application
    Filed: March 18, 2021
    Publication date: July 8, 2021
    Applicant: RHODIA OPERATIONS
    Inventors: Subramanian Kesavan, Genyao Lin, Jian Zhou, Hoang Van Le, Changmin Jung, Qi Qu
  • Patent number: 11017843
    Abstract: In memory devices where a memory cell includes a thin film cell select transistor, selection between layers of such memory cells may further comprise another thin film select transistor. Bitline and wordline encoding suitable for a memory device having a single layer of memory cells may be scaled up to a 3D memory device having two or more memory cell layers. In a DRAM device one layer of (1TFT-1C) cells may include a 2D array of metal-insulator-metal capacitors over an array of TFTs. Additional layers of such 1TFT-1C cells may be stacked monolithically to form a 3D array. Memory cells in each layer may be accessed through a wordline and local bitline. A local bitline of one cell layer may be coupled to global bitline applicable to all cell layers through a layer-selected TFT according to a voltage applied to a layer-select gate voltage.
    Type: Grant
    Filed: June 28, 2019
    Date of Patent: May 25, 2021
    Assignee: Intel Corporation
    Inventors: Abhishek Sharma, Gilbert Dewey, Willy Rachmady, Van Le, Matthew Metz, Jack Kavalieros
  • Patent number: 11009890
    Abstract: The present disclosure may be directed to a computer-assisted or autonomous driving (CA/AD) vehicle that receives a plurality of indications of a condition of one or more features of a plurality of locations of a roadway, respectively, encoded in a plurality of navigation signals broadcast by a plurality of transmitters as the CA/AD vehicle drives past the locations enroute to a destination. The CA/AD vehicle may then determine, based in part on the received indications, driving adjustments to be made and send indications of the driving adjustments to a driving control unit of the CA/AD vehicle.
    Type: Grant
    Filed: September 26, 2018
    Date of Patent: May 18, 2021
    Assignee: Intel Corporation
    Inventors: Rajashree Baskaran, Maruti Gupta Hyde, Min Suet Lim, Van Le, Hebatallah Saadeldeen
  • Patent number: 11011550
    Abstract: Non-planar thin film transistors (TFTs) incorporating an oxide semiconductor for the channel material. Memory devices may include an array of one thin film transistor and one capacitor (1TFT-1C) memory cells. Methods for fabricating non-planar thin film transistors may include a sacrificial gate/top-gate replacement technique with self-alignment of source/drain contacts.
    Type: Grant
    Filed: December 28, 2016
    Date of Patent: May 18, 2021
    Assignee: Intel Corporation
    Inventors: Van Le, Abhishek Sharma, Gilbert Dewey, Ravi Pillarisetty, Shriram Shivaraman, Tahir Ghani, Jack Kavalieros
  • Publication number: 20210137761
    Abstract: A system for positioning a patient before, during or after a medical procedure can include an arm assembly having a proximal end, an opposing distal end, and at least one joint therebetween. The joint can be configured to permit the distal end of the arm assembly to move with respect to the proximal end of the arm assembly. The proximal end of the arm assembly can be configured to be fixed with respect to a surgical table. The system can also include a ball joint mechanism attached to the distal end of the arm assembly and to a head support configured to support a patient's head. The ball joint mechanism can include a ball joint and a motor. Activation of the motor can permit or prevent movement of the ball joint.
    Type: Application
    Filed: January 20, 2021
    Publication date: May 13, 2021
    Inventors: Mark Edward DeSilets, Stephan John Schmid, Vincent Hodges, Peter Thien Van Le
  • Patent number: 10998302
    Abstract: Techniques and mechanisms for providing at a packaged device an integrated circuit (IC) chip and a chiplet, wherein memory resources of the chiplet are accessible by a processor core of the IC chip. In an embodiment, a hardware interface of the packaged device includes first conductive contacts at a side of the chiplet, wherein second conductive contacts of the hardware interface are electrically interconnected to the IC chip each via a respective path which is independent of the chiplet. In another embodiment, one or more of the first conductive contacts are configured to deliver power, or communicate a signal, to a device layer of one of the IC chip or the chiplet.
    Type: Grant
    Filed: September 27, 2019
    Date of Patent: May 4, 2021
    Assignee: Intel Corporation
    Inventors: Adel Elsherbini, Van Le, Johanna Swan, Shawna Liff, Patrick Morrow, Gerald Pasdast, Min Huang
  • Patent number: 10982519
    Abstract: Compositions and methods for fracturing a subterranean formation are presented. Also provided are compositions and methods for reducing friction-related losses in a well treatment fluid. In general, the compositions include a copolymer that includes one or more vinylphosphonic acid (“VPA”) monomers.
    Type: Grant
    Filed: September 13, 2017
    Date of Patent: April 20, 2021
    Assignee: RHODIA OPERATIONS
    Inventors: Subramanian Kesavan, Genyao Lin, Jian Zhou, Hoang Van Le, Changmin Jung, Qi Qu
  • Publication number: 20210098440
    Abstract: Techniques and mechanisms for providing at a packaged device an integrated circuit (IC) chip and a chiplet, wherein memory resources of the chiplet are accessible by a processor core of the IC chip. In an embodiment, a hardware interface of the packaged device includes first conductive contacts at a side of the chiplet, wherein second conductive contacts of the hardware interface are electrically interconnected to the IC chip each via a respective path which is independent of the chiplet. In another embodiment, one or more of the first conductive contacts are configured to deliver power, or communicate a signal, to a device layer of one of the IC chip or the chiplet.
    Type: Application
    Filed: September 27, 2019
    Publication date: April 1, 2021
    Applicant: Intel Corporation
    Inventors: Adel Elsherbini, Van Le, Johanna Swan, Shawna Liff, Patrick Morrow, Gerald Pasdast, Min Huang
  • Publication number: 20210098407
    Abstract: A composite integrated circuit (IC) device structure comprising a host chip and a chiplet. The host chip comprises a first device layer and a first metallization layer. The chiplet comprises a second device layer and a second metallization layer that is interconnected to transistors of the second device layer. A top metallization layer comprising a plurality of first level interconnect (FLI) interfaces is over the chiplet and host chip. The chiplet is embedded between a first region of the first device layer and the top metallization layer. The first region of the first device layer is interconnected to the top metallization layer by one or more conductive vias extending through the second device layer or adjacent to an edge sidewall of the chiplet.
    Type: Application
    Filed: September 27, 2019
    Publication date: April 1, 2021
    Applicant: Intel Corporation
    Inventors: Adel Elsherbini, Patrick Morrow, Johanna Swan, Shawna Liff, Mauro Kobrinksy, Van Le, Gerald Pasdast
  • Publication number: 20210098422
    Abstract: Composite IC chip including a chiplet embedded within metallization levels of a host IC chip. The chiplet may include a device layer and one or more metallization layers interconnecting passive and/or active devices into chiplet circuitry. The host IC may include a device layer and one or more metallization layers interconnecting passive and/or active devices into host chip circuitry. Features of one of the chiplet metallization layers may be directly bonded to features of one of the host IC metallization layers, interconnecting the two circuitries into a composite circuitry. A dielectric material may be applied over the chiplet. The dielectric and chiplet may be thinned with a planarization process, and additional metallization layers fabricated over the chiplet and host chip, for example to form first level interconnect interfaces. The composite IC chip structure may be assembled into a package substantially as a monolithic IC chip.
    Type: Application
    Filed: September 27, 2019
    Publication date: April 1, 2021
    Applicant: Intel Corporation
    Inventors: Adel Elsherbini, Johanna Swan, Shawna Liff, Patrick Morrow, Gerald Pasdast, Van Le
  • Patent number: 10949353
    Abstract: A data processing pipeline controller receives a request, from a data iterator associated with a machine learning model, for a data output of a module in the data processing pipeline, wherein each module in the data processing pipeline has an associated cache. The controller determines whether a data output of the module is stored in the associated cache and responsive to the data output being stored in the associated cache, provides the data output from the associated cache to the data iterator without processing data through the module.
    Type: Grant
    Filed: October 16, 2017
    Date of Patent: March 16, 2021
    Assignee: Amazon Technologies, Inc.
    Inventors: Joseph Patrick Tighe, Stephen Gould, Vuong Van Le, Davide Modolo, Nataliya Shapovalova
  • Patent number: 10943465
    Abstract: Described is a device notification aggregation service (“DNAS”) that aggregates device state information, such as alarms, from multiple distributed devices and then provides device state information and/or device set status information to services that rely on data from the distributed devices to make decisions on other events.
    Type: Grant
    Filed: March 28, 2017
    Date of Patent: March 9, 2021
    Assignee: Amazon Technologies, Inc.
    Inventors: Vuong Van Le, Ohil Krishnamurthy Manyam, Michel Leonard Goldstein