Patents by Inventor Wen Jer Tsai

Wen Jer Tsai has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20080144371
    Abstract: A multi-Level Cell (MLC) can be used to store, for example, 4 bits per cell by storing two bits on each of two sides. Each side can store, e.g., four different current level states that can be determined by the number of holes injected into, e.g., nitride layer, during programming. As more holes are injected the current decreases for a given voltage. The current can be low, therefore, it can be advantageous in one embodiment to use a current amplifier. The current amplifier can be a BJT, MOS or other type of device.
    Type: Application
    Filed: January 23, 2008
    Publication date: June 19, 2008
    Applicant: MACRONIX INTERNATIONAL CO., LTD.
    Inventors: Chih-Chieh Yeh, Wen-Jer Tsai, Yi-Ying Liao
  • Publication number: 20080135920
    Abstract: A gated diode nonvolatile memory cell with a charge storage structure includes a diode structure with an additional gate terminal. Example embodiments include the individual memory cell, an array of such memory cells, methods of operating the memory cell or array of memory cells, and methods of manufacturing the same.
    Type: Application
    Filed: October 24, 2007
    Publication date: June 12, 2008
    Applicant: Macronix International Co., Ltd.
    Inventors: Yi Ying Liao, Wen Jer Tsai, Chih Chieh Yeh
  • Publication number: 20080117677
    Abstract: A vertical nonvolatile memory cell with a charge storage structure includes a charge control structure with three nodes. Example embodiments include the individual memory cell, an array of such memory cells, methods of operating the memory cell or array of memory cells, and methods of manufacturing the same.
    Type: Application
    Filed: July 6, 2007
    Publication date: May 22, 2008
    Applicant: Macronix International Co., Ltd.
    Inventors: Tien Fan Ou, Wen Jer Tsai, Hsuan Ling Kao, Yi Ying Liao
  • Publication number: 20080116499
    Abstract: A gated diode nonvolatile memory cell with a charge storage structure includes a diode structure with an additional gate terminal. Various embodiments may include or exclude a diffusion barrier structure between the diode nodes. Example embodiments include the individual memory cell, an array of such memory cells, methods of operating the memory cell or array of memory cells, and methods of manufacturing the same.
    Type: Application
    Filed: January 2, 2007
    Publication date: May 22, 2008
    Applicant: Macronix International Co., Ltd.
    Inventors: Tien Fan Ou, Wen Jer Tsai, Erh Kun Lai, Hsuan Ling Kao
  • Publication number: 20080117673
    Abstract: A gated diode nonvolatile memory cell with a charge storage structure includes a diode structure with an additional gate terminal and a diffusion barrier structure between the diode nodes. Example embodiments include the individual memory cell, an array of such memory cells, methods of operating the memory cell or array of memory cells, and methods of manufacturing the same.
    Type: Application
    Filed: January 2, 2007
    Publication date: May 22, 2008
    Applicant: Macronix International Co., Ltd.
    Inventors: Hsuan Ling Kao, Wen Jer Tsai, Tien Fan Ou, Yi Ying Liao
  • Publication number: 20080117672
    Abstract: A gated diode nonvolatile memory cell with a charge storage structure includes a diode structure with an additional gate terminal and a diffusion barrier structure between the diode nodes. Example embodiments include the individual memory cell, an array of such memory cells, methods of operating the memory cell or array of memory cells, and methods of manufacturing the same.
    Type: Application
    Filed: January 2, 2007
    Publication date: May 22, 2008
    Applicant: Macronix International Co., Ltd.
    Inventors: Hsuan Ling Kao, Wen Jer Tsai, Tien Fan Ou
  • Patent number: 7327611
    Abstract: A memory cell with a charge trapping structure is operated by measuring current between the substrate region of the memory cell and at least one of the source region of the memory cell and the drain region of the memory cell. The read operation decreases the coupling between different parts of the charge trapping structure when other parts of the charge trapping structure store data that are not of interest. The sensing window of the memory cell can be greatly improved by this read operation. The memory cell is erased by increasing the net positive charge on the memory cell and programmed by increasing the net negative charge on the memory cell.
    Type: Grant
    Filed: July 28, 2005
    Date of Patent: February 5, 2008
    Assignee: Macronix International Co., Ltd.
    Inventors: Chih Chieh Yeh, Wen Jer Tsai, Tao Cheng Lu
  • Patent number: 7321145
    Abstract: A nonvolatile memory cell with a charge storage structure is read by measuring current (such as band-to-band current) between the substrate region of the memory cell and at least one of the current carrying nodes of the memory cell. To enhance the operation of the nonvolatile memory cell, the band structure engineering is used to alter the band structure between a bulk part of the device and another part of the device supporting the measurement current.
    Type: Grant
    Filed: October 13, 2005
    Date of Patent: January 22, 2008
    Assignee: Macronix International Co., Ltd.
    Inventors: Chih Chieh Yeh, Wen Jer Tsai
  • Patent number: 7307888
    Abstract: A memory cell with a charge storage structure is read by measuring current between the substrate region of the memory cell and one of the current carrying nodes of the memory cell. The read operation decreases the coupling between different parts of the charge storage structure when other parts of the charge storage structure store data that are not of interest. The sensing window of the memory cell can be greatly improved by this read operation. Example arrangements are a single memory cell, a column or NOR-connected memory cells, and a virtual ground array of memory cells.
    Type: Grant
    Filed: July 28, 2005
    Date of Patent: December 11, 2007
    Assignee: Macronix International Co., Ltd.
    Inventors: Chih Chieh Yeh, Wen Jer Tsai, Tao Cheng Lu
  • Patent number: 7283389
    Abstract: A gated diode nonvolatile memory cell with a charge storage structure includes a diode structure with an additional gate terminal. Example embodiments include the individual memory cell, an array of such memory cells, methods of operating the memory cell or array of memory cells, and methods of manufacturing the same.
    Type: Grant
    Filed: December 9, 2005
    Date of Patent: October 16, 2007
    Assignee: Macronix International Co., Ltd.
    Inventors: Yi Ying Liao, Wen Jer Tsai, Chih Chieh Yeh
  • Patent number: 7272043
    Abstract: A method of reducing gate disturb in a charge-trapping layer memory cell by applying different Vpass voltages to different sides of a selected wordline. A higher Vpass voltage is used to pass higher source/drain voltage and a lower Vpass voltage is used to pass a lower source/drain voltage. By controlling the Vpass voltages on different sides of a selected wordline, it is possible to reduce a vertical field that is established in a gate region when the Vpass voltages are applied. A reduced vertical field results in suppressed gate disturb. The method also includes a novel bit-line biasing scheme that may further reduce the vertical field and thereby may further suppress gate disturb, particularly in an array of memory cells.
    Type: Grant
    Filed: December 27, 2004
    Date of Patent: September 18, 2007
    Assignee: Macronix International Co., Ltd.
    Inventors: Yi Ying Liao, Chih Chieh Yeh, Wen Jer Tsai
  • Patent number: 7272038
    Abstract: A gated diode nonvolatile memory cell with a charge storage structure includes a diode structure with an additional gate terminal. Example embodiments include the individual memory cell, an array of such memory cells, methods of operating the memory cell or array of memory cells, and methods of manufacturing the same.
    Type: Grant
    Filed: December 9, 2005
    Date of Patent: September 18, 2007
    Assignee: Macronix International Co., Ltd.
    Inventors: Yi Ying Liao, Wen Jer Tsai, Chih Chieh Yeh
  • Patent number: 7269062
    Abstract: A gated diode nonvolatile memory cell with a charge storage structure includes a diode structure with an additional gate terminal. Example embodiments include the individual memory cell, an array of such memory cells, methods of operating the memory cell or array of memory cells, and methods of manufacturing the same.
    Type: Grant
    Filed: December 9, 2005
    Date of Patent: September 11, 2007
    Assignee: Macronix International Co., Ltd.
    Inventors: Yi Yang Liao, Wen Jer Tsai, Chih Chieh Yeh
  • Patent number: 7236394
    Abstract: A memory core includes a bit line and a word line. The memory core also includes a core cell in electrical communication with the word line and the bit line. The core cell includes a threshold changing material. The threshold changing material is programmed to enable access to the core cell based upon a voltage applied to the word line. Methods for accessing a memory core cell also are described.
    Type: Grant
    Filed: June 18, 2003
    Date of Patent: June 26, 2007
    Assignee: Macronix International Co., Ltd.
    Inventors: Yi Chou Chen, Wen-Jer Tsai, Chih-Yuan Lu
  • Publication number: 20070133273
    Abstract: A gated diode nonvolatile memory cell with a charge storage structure includes a diode structure with an additional gate terminal. Example embodiments include the individual memory cell, an array of such memory cells, methods of operating the memory cell or array of memory cells, and methods of manufacturing the same.
    Type: Application
    Filed: December 9, 2005
    Publication date: June 14, 2007
    Applicant: Macronix International Co., Ltd.
    Inventors: Yi Ying Liao, Wen Jer Tsai, Chih Chieh Yeh
  • Patent number: 7224619
    Abstract: Charge trapping memory cells are protected from over-erasing in response to an erase command. For example, in response to an erase command, one bias arrangement is applied to program charge trapping memory cells, and another bias arrangement is applied to erase the charge trapping memory cells, such that the charge trapping memory cells have a higher net electron charge in the erased state than in the programmed state. In another example, an integrated circuit with an array of charge trapping memory cells has logic which responds to an erase command by applying similar bias arrangements to the charge trapping memory cells. In a further example, such an integrated circuit is manufactured.
    Type: Grant
    Filed: September 9, 2005
    Date of Patent: May 29, 2007
    Assignee: Macronix International Co., Ltd.
    Inventors: Yi Ying Liao, Chih Chieh Yeh, Wen Jer Tsai, Tao-cheng Lu
  • Publication number: 20070087523
    Abstract: In some embodiments, a memory integrated circuit has different shallow trench isolation structures in the memory circuitry of the memory integrated circuit and the control circuitry of the memory integrated circuit. The isolation dielectric fills the trenches of the shallow trench isolation structures to different degrees. In some embodiments, a memory integrated circuit has memory circuitry with shallow trench isolation structures and intermediate regions. The memory circuitry supports a channel between neighboring nonvolatile memory devices supporting multiple current components with different orientations. In some embodiments, recessed shallow trench isolation structures are formed.
    Type: Application
    Filed: October 13, 2005
    Publication date: April 19, 2007
    Applicant: Macronix International Co., Ltd.
    Inventors: Chih Chieh Yeh, Wen Jer Tsai
  • Patent number: 7187590
    Abstract: A process and a memory architecture for operating a charge trapping memory cell is provided. The method for operating the memory cell includes establishing a high threshold state in the memory cell by injecting negative charge into the charge trapping structure to set a high state threshold. The method includes using a self-converging biasing procedure to establish a low threshold state for the memory cell by reducing the negative charge in the charge trapping structure to set the threshold voltage for the cell to a low threshold state. The negative charge is reduced in the memory cell by applying a bias procedure including at least one bias pulse. The bias pulse balances charge flow into and out of the charge trapping layer to achieve self-convergence on a desired threshold level. Thereby, an over-erase condition is avoided.
    Type: Grant
    Filed: June 24, 2004
    Date of Patent: March 6, 2007
    Assignee: Macronix International Co., Ltd.
    Inventors: Nian-Kai Zous, Wen-Jer Tsai, Hung-Yueh Chen, Tao Cheng Lu
  • Patent number: 7158411
    Abstract: A memory architecture for an integrated circuit comprises a first memory array configured to store data for one pattern of data usage and a second memory array configured to store data for another pattern of data usage. The first and second memory arrays comprise charge storage based nonvolatile memory cells having substantially the same structure in both arrays. A first operation algorithm adapted for example for data flash applications is used for programming, erasing and reading data in the first memory array. A second operation algorithm adapted for example for code flash applications is used for programming, erasing and reading data in the second memory array, wherein the second operation algorithm is different than the first operation algorithm. Thus, one die with memory for both code flash and data flash applications can be easily manufactured using a simple process, at low cost and high yield.
    Type: Grant
    Filed: April 1, 2004
    Date of Patent: January 2, 2007
    Assignee: Macronix International Co., Ltd.
    Inventors: Chih Chieh Yeh, Wen Jer Tsai, Tao Cheng Lu, Chih Yuan Lu
  • Patent number: 7133317
    Abstract: Programming nonvolatile memory cells is affected by the program disturb effect which causes data accuracy issues with nonvolatile memory. Rather than masking the voltage conditions that cause the program disturb effect, voltages are applied to neighboring nonvolatile memory cells, which takes advantage of the program disturb effect to program multiple cells quickly.
    Type: Grant
    Filed: February 23, 2005
    Date of Patent: November 7, 2006
    Assignee: Macronix International Co., Ltd.
    Inventors: Yi Ying Liao, Chih Chieh Yeh, Wen Jer Tsai