Patents by Inventor Wu Huang

Wu Huang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5437763
    Abstract: A method for forming contact vias in a integrated circuit which do not have planarizing material nearby. After a first insulating layer is deposited over the integrated circuit, a planarizing layer is deposited over the first insulating layer. The planarizing layer is etched back and portions of the planarizing layer may remain in the lower topographical regions of the first insulating layer to planarize the surface of the integrated circuit. A first masking layer is then formed over the surface of the integrated circuit. The openings created in the first masking layer have a size which is greater than the size of the contact vias to be formed. The first insulating layer is partially etched into so that portions of the planarizing layer near the locations of the contact vias are removed. The first masking layer is then removed, and a second insulating layer is deposited over the integrated circuit.
    Type: Grant
    Filed: October 6, 1994
    Date of Patent: August 1, 1995
    Assignee: SGS-Thomson Microelectronics, Inc.
    Inventor: Kuei-Wu Huang
  • Patent number: 5384483
    Abstract: A method for forming contact vias in a integrated circuit which do not have planarizing material nearby. After a first insulating layer is deposited over the integrated circuit, a planarizing layer is deposited over the first insulating layer. The planarizing layer is etched back and portions of the planarizing layer may remain in the lower topographical regions of the first insulating layer to planarize the surface of the integrated circuit. A first masking layer is then formed over the surface of the integrated circuit. The openings created in the first masking layer have a size which is greater than the size of the contact vias to be formed. The first insulating layer is partially etched into so that portions of the planarizing layer near the locations of the contact vias are removed. The first masking layer is then removed, and a second insulating layer is deposited over the integrated circuit.
    Type: Grant
    Filed: February 28, 1992
    Date of Patent: January 24, 1995
    Assignee: SGS-Thomson Microelectronics, Inc.
    Inventor: Kuei-Wu Huang
  • Patent number: 5363736
    Abstract: The present invention relates to a semi-automatic anchor shooter, more particularly to a powder-actuated anchor shooter which may shoot anchors at high precision and has a muffler chamber to minimize the noise from the explosion of powder. The disclosed anchor shooter consists of a shooting mechanism and a thrusting mechanism. The shooting mechanism provides convenient and precise aiming, and the thrusting mechanism provides buffer shooting, these together with a shell-free powder chain and a powder feeding mechanism enable the anchor shooter to steadily, efficiently, and powerfully shoot and implant anchors into a structural material at high precision.
    Type: Grant
    Filed: January 5, 1994
    Date of Patent: November 15, 1994
    Inventor: Kuang-Wu Huang
  • Patent number: 5350486
    Abstract: A method for planarizing an integrated circuit structure having a glass layer overlying an oxide layer of an integrated circuit is presented. The method includes the steps of selectively etching portions of the glass structure that overlie portions of the oxide layer that have higher elevations than other portions of the oxide layer, and then etching the glass layer overall. The etching step includes forming a layer of photoresist over the glass layer, exposing selected areas of the photoresist over the portions of the oxide layer that have higher elevations than other portions of the oxide layer, removing the exposed areas of the photoresist, and etching the glass layer within the removed areas of the photoresist. The mask used in patterning the photoresist can be the same mask, or its negative, that is used in forming the metalization layer over which the oxide and glass layers have been formed.
    Type: Grant
    Filed: May 20, 1993
    Date of Patent: September 27, 1994
    Assignee: SGS-Thomson Microelectronics, Inc.
    Inventor: Kuei-Wu Huang
  • Patent number: 5300797
    Abstract: A structure and method is provided for fabricating an integrated circuit having an N-type well and a P-type well, with the upper surfaces of the N-type well and the P-type well coplanar. An insulating layer is formed over the integrated circuit. A first masking layer is formed over the insulating layer to define locations of a first well to be formed. An impurity of a first conductivity type is implanted into the semiconductor substrate of the integrated circuit to form a first region. The first masking layer is removed, and a second masking layer is formed over the insulating layer to define locations of a second well to be formed. An impurity of a second conductivity type is implanted into the semiconductor substrate of the integrated circuit to form a second region. The second masking layer is then removed. The integrated circuit is thermally heated to form the first and second wells in the substrate.
    Type: Grant
    Filed: March 31, 1992
    Date of Patent: April 5, 1994
    Assignee: SGS-Thomson Microelectronics, Inc.
    Inventors: Frank R. Bryant, Tsiu C. Chan, Kuei-Wu Huang
  • Patent number: 5245213
    Abstract: An integrated circuit structure is presented that includes a substrate in which integrated circuit elements are constructed, a first interconnection metalization over the substrate interconnecting selected ones of the integrated circuit elements, and an oxide layer over the substrate and the first metal interconnection pattern. A glass layer over the oxide layer is substantially planar between portions that overlie the metalization and portions that do not over lie the metalization.
    Type: Grant
    Filed: October 10, 1991
    Date of Patent: September 14, 1993
    Assignee: SGS-Thomson Microelectronics, Inc.
    Inventor: Kuei-Wu Huang
  • Patent number: 5200880
    Abstract: According to the present invention, a thin conductive layer is formed over an underlying structure in an integrated circuit. The underlying structure can be either a semiconductor substrate or an interlevel interconnect signal line. An insulating layer is deposited over the device. The insulating layer is patterned and etched in order to expose a portion of the underlying conductive layer and to define an interconnect signal line. When the signal line locations are etched away, the thin conductive layer acts as an etch stop and protects the underlying structure. A metal refill process can be used to then form interconnects and contacts within the etched interconnect lines. This results in interconnect and contacts having upper surfaces which are substantially coplanar with the upper surface of the insulating layer in which they are formed.
    Type: Grant
    Filed: December 17, 1991
    Date of Patent: April 6, 1993
    Assignee: SGS-Thomson Microelectronics, Inc.
    Inventor: Kuei-Wu Huang