Patents by Inventor Yi-Ming Chang

Yi-Ming Chang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20140368360
    Abstract: A travelling data recorder includes an input unit for generating a first input instruction to issue a challenge to a race, a recognition unit for recognizing the generated first instruction, a location-detection unit for obtaining real-time location of a participating motor vehicle during running of the race. Also included are a motion-data collection unit for obtaining real-time motion data of the motor vehicle during running of the race, an identification unit for identifying identity the motor vehicle, and a microprocessor for controlling the transmissions of the recognized instruction, the obtained real-time location and the real-time motion data, and the identification of the motor vehicle to a server and the travelling data recorder receiving the result of the race from the server.
    Type: Application
    Filed: June 12, 2014
    Publication date: December 18, 2014
    Inventors: PENG-ZHENG YANG, YI-MING CHANG, TENG-SHENG YU
  • Patent number: 8890191
    Abstract: An embodiment of the invention provides a chip package which includes: a substrate having a first surface and a second surface; an optoelectronic device formed in the substrate; a conducting layer disposed on the substrate, wherein the conducting layer is electrically connected to the optoelectronic device; an insulating layer disposed between the substrate and the conducting layer; a light shielding layer disposed on the second surface of the substrate and directly contacting with the conducting layer, wherein the light shielding layer has a light shielding rate of more than about 80% and has at least an opening exposing the conducting layer; and a conducting bump disposed in the opening of the light shielding layer to electrically contact with the conducting layer, wherein all together the light shielding layer and the conducting bump substantially and completely cover the second surface of the substrate.
    Type: Grant
    Filed: June 28, 2012
    Date of Patent: November 18, 2014
    Inventors: Chuan-Jin Shiu, Po-Shen Lin, Yi-Ming Chang
  • Publication number: 20140333424
    Abstract: Method for monitoring a vehicle comprises sensing status changes of the vehicle in 3D space. The situations of the vehicle are identified. The numbers of times of each situations of the vehicle is counted during status changes. A threat of the vehicle is determined according to the identified situations, the counted times of each situation, and parameters stored in a storage unit. An alarm mode associated with the determined threat is triggered.
    Type: Application
    Filed: May 8, 2014
    Publication date: November 13, 2014
    Applicant: HON HAI PRECISION INDUSTRY CO., LTD.
    Inventors: YI-MING CHANG, PENG-ZHENG YANG, TENG-SHENG YU
  • Publication number: 20140264785
    Abstract: An embodiment of the invention provides a chip package which includes: a semiconductor substrate having a first surface and a second surface; a first recess extending from the first surface towards the second surface; a second recess extending from a bottom of the first recess towards the second surface, wherein a sidewall and the bottom of the first recess and a second sidewall and a second bottom of the second recess together form an exterior side surface of the semiconductor substrate; a wire layer disposed over the first surface and extending into the first recess and/or the second recess; an insulating layer positioned between the wire layer and the semiconductor substrate; and a metal light shielding layer disposed over the first surface and having at least one hole, wherein a shape of the at least one hole is a quadrangle.
    Type: Application
    Filed: March 12, 2014
    Publication date: September 18, 2014
    Applicant: XINTEC INC.
    Inventors: Yi-Min LIN, Yi-Ming CHANG, Shu-Ming CHANG, Yen-Shih HO, Tsang-Yu LIU, Chia-Ming CHENG
  • Publication number: 20140251946
    Abstract: A wiring structure for improving a crown-like defect and a fabrication method thereof are provided. The method includes the following steps. A substrate, on which a seed layer and a patterned photoresist layer with an opening are formed, is provided. A copper layer, having a bottom covering the seed layer, is formed in the opening. A barrier layer covering at least one top portion of the copper layer is formed on the copper layer. An oxidation potential of the barrier layer is greater than that of the copper layer. The patterned photoresist layer is removed to perform an etching process, wherein the copper layer and a portion of the seed layer exposed are etched to form a wiring layer. An immersion process is performed to form an anti-oxidation layer comprehensively on exposed surfaces of the barrier layer and the wiring layer.
    Type: Application
    Filed: May 20, 2014
    Publication date: September 11, 2014
    Applicant: XINTEC INC.
    Inventors: Yi-Ming CHANG, I-Min LIN, Po-Shen LIN
  • Publication number: 20140242742
    Abstract: A wafer packaging method includes the following steps. A wafer having a plurality of integrated circuit units is provided. A first surface of the wafer opposite to the integrated circuit units is ground. A release layer is formed on a second surface of a light transmissive carrier. An ultraviolet temporary bonding layer is formed on the second surface of the light transmissive carrier or a third surface of the wafer. The ultraviolet temporary bonding layer is used to adhere the second surface of the light transmissive carrier to the third surface of the wafer. The first surface of the wafer is adhered to an ultraviolet tape. A fourth surface of the light transmissive carrier is exposed to ultraviolet to eliminate adhesion force of the ultraviolet temporary bonding layer. The light transmissive carrier and the release layer are removed.
    Type: Application
    Filed: February 26, 2014
    Publication date: August 28, 2014
    Applicant: XINTEC INC.
    Inventors: Yi-Ming CHANG, Kuo-Hua LIU, Yi-Cheng WANG, Sheng-Yen CHANG
  • Patent number: 8789692
    Abstract: A desiccating container is provided in the present invention. The desiccating container including an outer can; and an inner can configured in the outer can and having a wall with a containing space and a desiccant is contained in the containing space.
    Type: Grant
    Filed: June 4, 2010
    Date of Patent: July 29, 2014
    Assignee: BIONIME Corporation
    Inventors: Yi Ming Chang, Cheng Teng Hsu
  • Patent number: 8785956
    Abstract: An embodiment of the invention provides a chip package which includes: a substrate having a first surface and a second surface; an optoelectronic device formed in the substrate; a conducting layer disposed on the substrate, wherein the conducting layer is electrically connected to the optoelectronic device; an insulating layer disposed between the substrate and the conducting layer; a first light shielding layer disposed on the second surface of the substrate; and a second light shielding layer disposed on the first light shielding layer and directly contacting with the first light shielding layer, wherein a contact interface is between the first light shielding layer and the second light shielding layer.
    Type: Grant
    Filed: July 27, 2012
    Date of Patent: July 22, 2014
    Inventors: Chuan-Jin Shiu, Po-Shen Lin, Yi-Ming Chang, Hui-Ching Yang, Chiung-Lin Lai
  • Patent number: 8760882
    Abstract: A wiring structure for improving a crown-like defect and a fabrication method thereof are provided. The method includes the following steps. A substrate, on which a seed layer and a patterned photoresist layer with an opening are formed, is provided. A copper layer, having a bottom covering the seed layer, is formed in the opening. A barrier layer covering at least one top portion of the copper layer is formed on the copper layer. An oxidation potential of the barrier layer is greater than that of the copper layer. The patterned photoresist layer is removed to perform an etching process, wherein the copper layer and a portion of the seed layer exposed are etched to form a wiring layer. An immersion process is performed to form an anti-oxidation layer comprehensively on exposed surfaces of the barrier layer and the wiring layer.
    Type: Grant
    Filed: November 18, 2011
    Date of Patent: June 24, 2014
    Assignee: Xintec Inc.
    Inventors: Yi-Ming Chang, I-Min Lin, Po-Shen Lin
  • Patent number: 8748926
    Abstract: A chip package includes: a substrate having a first and a second surfaces; a device region formed in or disposed on the substrate; a dielectric layer disposed on the first surface; at least one conducting pad disposed in the dielectric layer and electrically connected to the device region; a planar layer disposed on the dielectric layer, wherein a vertical distance between upper surfaces of the planar layer and the conducting pad is larger than about 2 ?m; a transparent substrate disposed on the first surface; a first spacer layer disposed between the transparent substrate and the planar layer; and a second spacer layer disposed between the transparent substrate and the substrate and extending into an opening of the dielectric layer to contact with the conducting pad, wherein there is substantially no gap between the second spacer layer and the conducting pad.
    Type: Grant
    Filed: December 19, 2012
    Date of Patent: June 10, 2014
    Inventors: Kuo-Hua Liu, Yi-Ming Chang, Hsi-Chien Lin
  • Publication number: 20140076393
    Abstract: A flexible solar cell and a manufacturing method thereof are provided. The flexible solar cell includes a rigid transparent substrate, a transparent electrode, a photoactive layer, a metal electrode, an encapsulating structure and a flexible substrate. The transparent electrode is disposed on the rigid transparent substrate, the photoactive layer is disposed on the transparent electrode, and the metal electrode is disposed on the photoactive layer. The transparent electrode, the photoactive layer and the metal electrode are sealed by the encapsulating structure disposed on the rigid transparent substrate. The flexible substrate opposite to the rigid transparent substrate is disposed on the encapsulating structure.
    Type: Application
    Filed: November 15, 2012
    Publication date: March 20, 2014
    Applicant: INDUSTRIAL TECHNOLOGY RESEARCH INSTITUTE
    Inventors: Yi-Ming Chang, Chao-Feng Sung, Mei-Ju Lee, Chia-Sheng Huang, Chi-Yi Leu
  • Publication number: 20140015111
    Abstract: An embodiment of the invention provides a chip package which includes: a semiconductor substrate having a first surface and an opposite second surface; a device region disposed in the substrate; a dielectric layer located on the first surface of the semiconductor substrate; a plurality of conducting pads located in the dielectric layer and electrically connected to the device region; at least one alignment mark disposed in the semiconductor substrate and extending from the second surface towards the first surface.
    Type: Application
    Filed: July 15, 2013
    Publication date: January 16, 2014
    Inventors: Yen-Shih HO, Shih-Chin CHEN, Yi-Ming CHANG, Chien-Hui CHEN, Chia-Ming CHENG, Wei-Luen SUEN, Chen-Han CHIANG
  • Publication number: 20130320304
    Abstract: A carrier transport material and an electronic device are provided. The carrier transport material includes a conjugated polyelectrolyte and a functional organic molecule. The conjugated polyelectrolyte includes a conjugated backbone and at least one alkyl side-chain, where a tail end of the alkyl side-chain has a first ionic group. The functional organic molecule includes a functional main-chain and a second ionic group located at a tail end of the functional organic molecule. Electrostatic attraction is formed between the first ionic group of the conjugated polyelectrolyte and the second ionic group of the functional organic molecule, and the carrier transport material presents an electrically neutral state.
    Type: Application
    Filed: May 29, 2012
    Publication date: December 5, 2013
    Applicant: INDUSTRIAL TECHNOLOGY RESEARCH INSTITUTE
    Inventors: Yi-Ming Chang, Rui Zhu
  • Publication number: 20130026523
    Abstract: An embodiment of the invention provides a chip package which includes: a substrate having a first surface and a second surface; an optoelectronic device formed in the substrate; a conducting layer disposed on the substrate, wherein the conducting layer is electrically connected to the optoelectronic device; an insulating layer disposed between the substrate and the conducting layer; a first light shielding layer disposed on the second surface of the substrate; and a second light shielding layer disposed on the first light shielding layer and directly contacting with the first light shielding layer, wherein a contact interface is between the first light shielding layer and the second light shielding layer.
    Type: Application
    Filed: July 27, 2012
    Publication date: January 31, 2013
    Inventors: Chuan-Jin SHIU, Po-Shen LIN, Yi-Ming CHANG, Hui-Ching YANG, Chiung-Lin LAI
  • Publication number: 20130020700
    Abstract: An embodiment of the present invention relates to a chip package and fabrication method thereof, which includes a semiconductor substrate containing a chip area and a peripheral pad area surrounding the chip area, wherein a conductive pad and a through hole exposing the conductive pad are formed in the peripheral pad area; a protection layer covering a bottom surface of the semiconductor substrate and the through hole; a packaging layer formed on an upper surface of the semiconductor substrate; and a spacing layer formed between the packaging layer and the semiconductor substrate, wherein the chip packaging has a main side surface constituted of side surfaces of the semiconductor substrate, the protecting layer, the packaging layer and the spacing layer, and wherein the main side surface has at least one recess portion.
    Type: Application
    Filed: July 20, 2012
    Publication date: January 24, 2013
    Inventors: Tsang-Yu LIU, Yi-Ming CHANG, Tzu-Min CHEN
  • Publication number: 20130001621
    Abstract: An embodiment of the invention provides a chip package which includes: a substrate having a first surface and a second surface; an optoelectronic device formed in the substrate; a conducting layer disposed on the substrate, wherein the conducting layer is electrically connected to the optoelectronic device; an insulating layer disposed between the substrate and the conducting layer; a light shielding layer disposed on the second surface of the substrate and directly contacting with the conducting layer, wherein the light shielding layer has a light shielding rate of more than about 80% and has at least an opening exposing the conducting layer; and a conducting bump disposed in the opening of the light shielding layer to electrically contact with the conducting layer, wherein all together the light shielding layer and the conducting bump substantially and completely cover the second surface of the substrate.
    Type: Application
    Filed: June 28, 2012
    Publication date: January 3, 2013
    Inventors: Chuan-Jin SHIU, Po-Shen LIN, Yi-Ming CHANG
  • Publication number: 20120292099
    Abstract: The invention provides an electronic device casing, which includes a first shell, a second shell, at least one elastic element and at least one magnetic element. The first shell has a first engage portion. The second shell is disposed at a side of the first shell. The elastic element is disposed between the magnetic element and the second shell, and the magnetic element is pushed towards the first engage portion under an elastic force of the elastic element so as to prevent the second shell separating from the first shell. In addition, a disassembling method of the electronic device casing is also provided.
    Type: Application
    Filed: May 17, 2012
    Publication date: November 22, 2012
    Applicant: COMPAL ELECTRONICS, INC.
    Inventors: Yi-Ming Chang, Ping-Hsien Niu
  • Publication number: 20120193246
    Abstract: A desiccating container is provided in the present invention. The desiccating container includes an outer can having a cap; a first inner can having an outer side and configured in the outer can, wherein there is a gap provided between the outer can and the first inner can; and a second inner can circularly configured in the outer side and in the gap, and dividing the gap into an inner gap and an outer gap, wherein the first inner can is one of an insert and a desiccating element, and the second inner can is the other one thereof.
    Type: Application
    Filed: June 3, 2011
    Publication date: August 2, 2012
    Applicant: BIONIME CORPORATION
    Inventor: YI MING CHANG
  • Publication number: 20120125668
    Abstract: A wiring structure for improving a crown-like defect and a fabrication method thereof are provided. The method includes the following steps. A substrate, on which a seed layer and a patterned photoresist layer with an opening are formed, is provided. A copper layer, having a bottom covering the seed layer, is formed in the opening. A barrier layer covering at least one top portion of the copper layer is formed on the copper layer. An oxidation potential of the barrier layer is greater than that of the copper layer. The patterned photoresist layer is removed to perform an etching process, wherein the copper layer and a portion of the seed layer exposed are etched to form a wiring layer. An immersion process is performed to form an anti-oxidation layer comprehensively on exposed surfaces of the barrier layer and the wiring layer.
    Type: Application
    Filed: November 18, 2011
    Publication date: May 24, 2012
    Applicant: XINTEC INC.
    Inventors: Yi-Ming CHANG, I-Min Lin, Po-Shen Lin
  • Patent number: D676747
    Type: Grant
    Filed: April 18, 2012
    Date of Patent: February 26, 2013
    Assignee: Feng-Der Tsai
    Inventor: Yi-Ming Chang