Patents by Inventor Yuan Lee

Yuan Lee has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230063857
    Abstract: A device includes a semiconductor substrate, a fin structure on the semiconductor substrate, a gate structure on the fin structure, and a pair of source/drain features on both sides of the gate structure. The gate structure includes an interfacial layer on the fin structure, a gate dielectric layer on the interfacial layer, and a gate electrode layer of a conductive material on and directly contacting the gate dielectric layer. The gate dielectric layer includes nitrogen element.
    Type: Application
    Filed: August 30, 2021
    Publication date: March 2, 2023
    Inventors: Chia-Wei Chen, Chih-Yu Hsu, Hui-Chi Chen, Shan-Mei Liao, Jian-Hao Chen, Cheng-Hao Hou, Huang-Chin Chen, Cheng Hong Yang, Shih-Hao Lin, Tsung-Da Lin, Da-Yuan Lee, Kuo-Feng Yu, Feng-Cheng Yang, Chi On Chui, Yen-Ming Chen
  • Publication number: 20230069187
    Abstract: A method includes depositing a first high-k dielectric layer over a first semiconductor region, performing a first annealing process on the first high-k dielectric layer, depositing a second high-k dielectric layer over the first high-k dielectric layer; and performing a second annealing process on the first high-k dielectric layer and the second high-k dielectric layer.
    Type: Application
    Filed: August 26, 2021
    Publication date: March 2, 2023
    Inventors: Cheng-Hao Hou, Che-Hao Chang, Da-Yuan Lee, Chi On Chui
  • Publication number: 20230046828
    Abstract: This invention provides polypeptides represented by the following formula: H2N-A-X—B-A-X—B—HOOC which are based on HMGB1 as well as compositions comprising, and treatment methods using, such polypeptide.
    Type: Application
    Filed: May 12, 2022
    Publication date: February 16, 2023
    Inventors: Jagdeep Nanchahal, Alvaro Vinals Guitart, Wyatt Yue, Nicola Burgess-Brown, Tzung Yuan Lee, Ana Isabel Espirito Santo
  • Publication number: 20230023667
    Abstract: A system for analyzing effects of mineral crystals to a human body and the method for performing the system comprises a helmet, a brainwave; a brainwave transceiver; a processor unit. The processor unit includes a processor transceiver, a brainwave calculating unit, a testing person database, a physiological and psychological effect database, a brainwave comparison module. In test, a specific mineral crystal is located in different distance from a testing person to test effects of the mineral crystal to the testing person; the testing person wears the helmet and the brainwave transceiver transmits measured brainwaves to the processor unit; and then the processor unit calculates statistical data about the brainwaves, and from the physiological and psychological effect database, effects of the mineral crystal to the testing person can be determined.
    Type: Application
    Filed: July 20, 2021
    Publication date: January 26, 2023
    Inventors: Ching Lee, Ruey Yuan Lee
  • Publication number: 20230017424
    Abstract: The present disclosure provides an electronic apparatus including a first surface, a second surface, a third surface, a plurality of conductive elements, and an encapsulant. The second surface is nonparallel to the first surface. The third surface is distinct from the first surface and the second surface. The plurality of conductive elements are exposed from the second surface. The encapsulant covers the third surface and exposes the first surface and the second surface.
    Type: Application
    Filed: July 13, 2021
    Publication date: January 19, 2023
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventors: Pang Yuan LEE, Kuei-Hao TSENG, Chih Lung LIN
  • Publication number: 20230008994
    Abstract: A method of forming a semiconductor device includes forming a first layer over a semiconductor fin and forming a second layer over the first layer. The first layer is a first material and the second layer is a second material different from the first layer. The second layer is thicker on a top of the semiconductor fin than along a sidewall of the semiconductor fin. The method further includes performing an oxidation process, the oxidation process oxidizing at least a portion of the second layer, and patterning the second layer and the first layer.
    Type: Application
    Filed: January 5, 2022
    Publication date: January 12, 2023
    Inventors: Cheng-I Lin, Ming-Ho Lin, Da-Yuan Lee, Chi On Chui
  • Patent number: 11550393
    Abstract: A metaverse multimedia system based on user brainwaves causes that emotional messages, voice messages and color messages could be captured from the brainwaves of the users. The emotional messages are integrated to the role of the user in the metaverse space. Hence, the role in the metaverse can respond the emotions of the user, while the voice messages and color messages are integrated into the sceneries in the metaverse, which is selected by the user. As a result, the metaverse space completely presents user's states of mind which are captured from the brainwaves of the users. Furthermore the whole sceneries and presentations of the roles in the metaverse space are adjustable with the changes of the users. It can also express user's personalities. Interaction modes between the users and visitors entering into the metaverse space of the user could be analyzed based on the method disclosed in the present invention.
    Type: Grant
    Filed: June 30, 2022
    Date of Patent: January 10, 2023
    Inventors: Ching Lee, Ruey Yuan Lee
  • Patent number: 11545477
    Abstract: A chip package includes an interposer comprising a silicon substrate, multiple metal vias passing through the silicon substrate, a first interconnection metal layer over the silicon substrate, a second interconnection metal layer over the silicon substrate, and an insulating dielectric layer over the silicon substrate and between the first and second interconnection metal layers; a field-programmable-gate-array (FPGA) integrated-circuit (IC) chip over the interposer; multiple first metal bumps between the interposer and the FPGA IC chip; a first underfill between the interposer and the FPGA IC chip, wherein the first underfill encloses the first metal bumps; a non-volatile memory (NVM) IC chip over the interposer; multiple second metal bumps between the interposer and the NVM IC chip; and a second underfill between the interposer and the NVM IC chip, wherein the second underfill encloses the second metal bumps.
    Type: Grant
    Filed: February 7, 2021
    Date of Patent: January 3, 2023
    Assignee: iCometrue Company Ltd.
    Inventors: Jin-Yuan Lee, Mou-Shiung Lin
  • Patent number: 11524079
    Abstract: Disclosed herein is a hyaluronan conjugate, which includes a hyaluronic acid (HA), a sex hormone, and a linker for coupling one of the disaccharide units of the HA and the sex hormone. Also disclosed herein are the uses of the hyaluronan conjugate in treating or preventing neurodegenerative diseases.
    Type: Grant
    Filed: June 2, 2020
    Date of Patent: December 13, 2022
    Assignee: AIHOL CORPORATION
    Inventors: Szu-Yuan Lee, Ping-Shan Lai, Chih-An Lin
  • Publication number: 20220384326
    Abstract: A connector may include: a first substrate having a top surface, a bottom surface opposite to the top surface of the top substrate and a side surface joining an edge of the top surface of the first substrate and joining an edge of the bottom surface of the first substrate; a second substrate having a top surface, a bottom surface opposite to the top surface of the second substrate and a side surface joining an edge of the top surface of the second substrate and joining an edge of the bottom surface of the second substrate, wherein the side surface of the second substrate faces the side surface of the first substrate, wherein the top surfaces of the first and second substrates are coplanar with each other at a top of the connector and the bottom surfaces of the first and second substrates are coplanar with each other at a bottom of the connector; and a plurality of metal traces between, in a first horizontal direction, the side surfaces of the first and second substrates, wherein each of the plurality of metal
    Type: Application
    Filed: May 27, 2022
    Publication date: December 1, 2022
    Inventors: Ping-Jung Yang, Mou-Shiung Lin, Jin-Yuan Lee, Hsin-Jung Lo, Chiu-Ming Chou
  • Publication number: 20220367250
    Abstract: A method of forming a semiconductor device includes forming a first transistor and a second transistor on a substrate. The first transistor includes a first gate structure, and the second transistor includes a second gate structure. The first gate structure includes a first high-k layer, a first work function layer, an overlying work function layer, and a first capping layer sequentially formed on the substrate. The second gate structure comprising a second high-k layer, a second work function layer, and a second capping layer sequentially formed on the substrate. The first capping layer and the second capping layer comprise materials having higher resistant to oxygen or fluorine than materials of the second work function layer and the overlying work function layer.
    Type: Application
    Filed: July 27, 2022
    Publication date: November 17, 2022
    Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Hsin-Yi Lee, Cheng-Lung Hung, Da-Yuan Lee
  • Patent number: 11502080
    Abstract: In an embodiment, a method includes: forming a gate dielectric layer on an interface layer; forming a doping layer on the gate dielectric layer, the doping layer including a dipole-inducing element; annealing the doping layer to drive the dipole-inducing element through the gate dielectric layer to a first side of the gate dielectric layer adjacent the interface layer; removing the doping layer; forming a sacrificial layer on the gate dielectric layer, a material of the sacrificial layer reacting with residual dipole-inducing elements at a second side of the gate dielectric layer adjacent the sacrificial layer; removing the sacrificial layer; forming a capping layer on the gate dielectric layer; and forming a gate electrode layer on the capping layer.
    Type: Grant
    Filed: December 14, 2020
    Date of Patent: November 15, 2022
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Cheng-Yen Tsai, Ming-Chi Huang, Zoe Chen, Wei-Chin Lee, Cheng-Lung Hung, Da-Yuan Lee, Weng Chang, Ching-Hwanq Su
  • Publication number: 20220359193
    Abstract: A method includes depositing a first work-function layer and a second work-function layer in a first device region and a second device region, respectively, and depositing a first fluorine-blocking layer and a second fluorine-blocking layer in the first device region and the second device region, respectively. The first fluorine-blocking layer is over the first work-function layer, and the second fluorine-blocking layer is over the second work-function layer. The method further includes removing the second fluorine-blocking layer, and forming a first metal-filling layer over the first fluorine-blocking layer, and a second metal-filling layer over the second work-function layer.
    Type: Application
    Filed: July 25, 2022
    Publication date: November 10, 2022
    Inventors: Chia-Ching Lee, Chung-Chiang Wu, Shih-Hang Chiu, Hsuan-Yu Tung, Da-Yuan Lee
  • Publication number: 20220359296
    Abstract: A dummy gate electrode and a dummy gate dielectric are removed to form a recess between adjacent gate spacers. A gate dielectric is deposited in the recess, and a barrier layer is deposited over the gate dielectric. A first work function layer is deposited over the barrier layer. A first anti-reaction layer is formed over the first work function layer, the first anti-reaction layer reducing oxidation of the first work function layer. A fill material is deposited over the first anti-reaction layer.
    Type: Application
    Filed: July 21, 2022
    Publication date: November 10, 2022
    Inventors: Chia-Ching Lee, Hsin-Han Tsai, Shih-Hang Chiu, Tsung-Ta Tang, Chung-Chiang Wu, Hung-Chin Chung, Hsien-Ming Lee, Da-Yuan Lee, Jian-Hao Chen, Chien-Hao Chen, Kuo-Feng Yu, Chia-Wei Chen, Chih-Yu Hsu
  • Publication number: 20220329244
    Abstract: A chip package comprises an interposer; an FPGA IC chip over the interposer, wherein the FPGA IC chip comprises a programmable logic block configured to perform a logic operation on its inputs, wherein the programmable logic block comprises a look-up table configured to be provided with multiple resulting values of the logic operation on multiple combinations of the inputs of the programmable logic block respectively, wherein the programmable logic block is configured to select, in accordance with one of the combinations of its inputs, one from the resulting values into its output, and multiple non-volatile memory cells configured to save the resulting values respectively; multiple first metal bumps between the interposer and the FPGA IC chip; and an underfill between the interposer and the FPGA IC chip, wherein the underfill encloses the first metal bumps.
    Type: Application
    Filed: June 9, 2022
    Publication date: October 13, 2022
    Inventors: Jin-Yuan Lee, Mou-Shiung Lin
  • Publication number: 20220321128
    Abstract: A three-dimensional programmable interconnection system based on a multi-chip package includes: a programmable metal bump or pad at a bottom of the multi-chip package; a first programmable interconnect provided by an interposer of the multi-chip package; a second programmable interconnect provided by the interposer; and a switch provided by a first semiconductor chip of the multi-chip package, wherein the switch is configured to control connection between the first and second programmable interconnects, wherein the programmable metal bump or pad couples to a second semiconductor chip of the multi-chip package through the switch and the first and second programmable interconnects, wherein the first and second semiconductor chips are over the interposer.
    Type: Application
    Filed: June 18, 2022
    Publication date: October 6, 2022
    Inventors: Mou-Shiung Lin, Jin-Yuan Lee
  • Patent number: 11458204
    Abstract: Disclosed herein is a method for preparing a hyaluronan-drug conjugate. The method uses the ethyl cyano(hydroxyimino)acetate/diisopropylcarbodiimide coupling system in a homogeneous reaction phase, which unexpectedly improves the substitution rate and substitution efficiency of hyaluronan-drug conjugates for various drugs.
    Type: Grant
    Filed: December 10, 2020
    Date of Patent: October 4, 2022
    Assignee: Aihol Corporation
    Inventors: Szu-Yuan Lee, Ping-Shan Lai, Chih-An Lin
  • Patent number: 11452316
    Abstract: A non-binding-mark sock is provided, including a sock sole and a straight sock leg connected to each other, where the upper portion of the straight sock leg is an opening end. An inner surface of the straight sock leg has at least one transverse annular convex portion near the opening end, where the transverse annular convex portion is sewn by a thread, a plurality of convex segments are formed on an inner surface of the transverse annular convex portion along the thread, and the convex segments protrude from the inner surface of the straight sock leg.
    Type: Grant
    Filed: June 5, 2020
    Date of Patent: September 27, 2022
    Assignee: LACE POET, INC.
    Inventor: Kung-Yuan Lee
  • Publication number: 20220293578
    Abstract: A device includes a substrate having a first surface and a second surface opposite to the first surface; a thin-film transistor array disposed on the first surface, including a plurality of transistors; a plurality of diodes disposed on the thin-film transistor array; a plurality of conductive structures penetrating through the substrate from the first surface to the second surface, wherein the plurality of conductive structures are corresponding to the plurality of diodes and electrically connected to the plurality of diodes; a driver unit disposed on the second surface of the substrate; a patterned conductive layer disposed between the substrate and the driver unit; a protection layer disposed on the patterned conductive layer, wherein the protection layer has an opening that exposes the patterned conductive layer; and a conductive material disposed in the opening.
    Type: Application
    Filed: May 30, 2022
    Publication date: September 15, 2022
    Inventors: Wei-Cheng CHU, Ming-Fu JIANG, Chia-Cheng LIU, Chih-Yuan LEE
  • Patent number: 11443979
    Abstract: A semiconductor device may include a substrate, a first transistor disposed on the substrate, and a second transistor disposed on the substrate. The first transistor includes a first gate structure. The first gate structure of the first transistor may include a first high-k layer, a first work function layer, an overlying work function layer, and a first capping layer sequentially disposed on the substrate. The second transistor includes a second gate structure. The second gate structure comprises a second gate structure, the second gate structure comprising a second high-k layer, a second work function layer, and a second capping layer sequentially disposed on the substrate. The first capping layer and the second capping layer comprise a material having higher resistant to oxygen or fluorine than materials of the second work function layer and the overlying work function layer.
    Type: Grant
    Filed: April 1, 2020
    Date of Patent: September 13, 2022
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Hsin-Yi Lee, Cheng-Lung Hung, Da-Yuan Lee