Patents by Inventor Yuhichiroh Murakami

Yuhichiroh Murakami has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20050184784
    Abstract: A latch section includes a latch circuit. The latch circuit includes inverters and latches an input signal from a gating section. Between one of the inverters of the latch circuit and the output terminal OUT is disposed an analog switch whose ON/OFF characteristics are switched according to High/Low of a reset signal. Between the output terminal and an input for receiving a low potential as a power supply of a flip-flop is disposed a switching element whose ON/OFF characteristics are switched according to High/Low of the reset signal.
    Type: Application
    Filed: January 27, 2005
    Publication date: August 25, 2005
    Inventors: Hajime Washio, Yuhichiroh Murakami, Michael Brownlow
  • Publication number: 20050179635
    Abstract: A driver circuit of a display apparatus is provided with a nor circuit in each output line of a timing pulse. To the nor circuit, inputted are a timing pulse to be supplied to the output line and a pre-charge pulse for pre-charging a data signal line SL to which a write signal is being inputted based on the timing pulse.
    Type: Application
    Filed: February 9, 2005
    Publication date: August 18, 2005
    Inventors: Yuhichiroh Murakami, Hajime Washio
  • Publication number: 20050174865
    Abstract: A driver circuit for a display device includes NOR circuits on the input side of switches for controlling precharge of data signal lines and selected pixels connected to the data signal lines. While a video signal is written onto a data signal line, a signal instructing precharge of another data signal line is inputted from a shift register to the NOR circuits. A simultaneous precharge instruction signal is inputted from outside to the NOR circuits. According to this arrangement, precharge is performed in both a period in which a video signal is supplied to a data signal line and a period in which no video signal is supplied to any of the data signal lines. As a result, it is possible to perform precharge even with a precharge power source having relatively low driving capability, and to precharge the signal supply lines of the display device sufficiently.
    Type: Application
    Filed: February 9, 2005
    Publication date: August 11, 2005
    Inventors: Hajime Washio, Yuhichiroh Murakami, Seijirou Gyouten
  • Publication number: 20050175138
    Abstract: In a shift register of the present invention, each of flip-flops has a phase difference detection section and a waveform timing forming section as a malfunction prevention circuit. The phase difference detection section detects an overlapping waveform caused by a phase difference between clock signals SCK and SCKB, and generates an output signal A (A1, A2, . . . ) from which the overlapping portions are removed. The waveform timing forming section outputs an output signal X (X1, X2, . . . ) obtained by extracting a period when the output signal A (A1, A2, . . . ) generated in a corresponding phase difference detection section is High, when an output signal Q (Q1, Q2, . . . ) from a corresponding flip-flop is High. The output signal X (X1, X2, . . . ) sets a flip-flop in a following stage.
    Type: Application
    Filed: January 28, 2005
    Publication date: August 11, 2005
    Inventors: Eiji Matsuda, Yuhichiroh Murakami, Sachio Tsujino, Hajime Washio
  • Publication number: 20050134352
    Abstract: An output pulse of a flip flop is delayed in a delay inverter circuit before supplied to an input terminal of a level shifter. Then, an output pulse of the next stage flip flop is supplied to a reset terminal of the first flip flop and also to an enable terminal of the level shifter. Further, the level shifter output a sampling pulse with a beginning end equal to the beginning end of the pulse supplied to the input terminal and a terminal and equal to the beginning and of the pulse supplied to the enable terminal. With this arrangement, the subject invention provides a pulse output circuit, a driving circuit for a display device using the pulse output circuit, a display device and a pulse output method, that reduce delay of the terminal end of the pulse in sequentially outputting pulses from plural output terminals.
    Type: Application
    Filed: December 3, 2004
    Publication date: June 23, 2005
    Inventors: Makoto Yokoyama, Hajime Washio, Yuhichiroh Murakami, Kenji Hyoudou, Hiroshi Murofushi
  • Publication number: 20050088387
    Abstract: In each horizontal period, by switching ON switches respectively provided for three data signal lines for R, G and B in a group at the same time only in a predetermined period, the data signal lines in the group are preliminary charged to a predetermined potential at the same time before a data signal supply period. In a subsequent data signal supply period, respective switches of data signal lines for R, G and B are switched ON sequentially, to sequentially supply respective data for R, G and B to pixels on a scanning signal line as selected are supplied via data signal lines. As a result, in a display device driven by time-division based on a group of sequentially provided data signal lines, it is possible to suppress up-throw potential fluctuations when display.
    Type: Application
    Filed: September 15, 2004
    Publication date: April 28, 2005
    Applicant: SHARP KABUSHIKI KAISHA
    Inventors: Makoto Yokoyama, Hajime Washio, Yuhichiroh Murakami, Etsuo Yamamoto
  • Publication number: 20050030276
    Abstract: A shift register includes control circuits CNi (i=1 through n) corresponding to respective blocks, and a level shifter LSi+1 of the next stage is controlled by one of the outputs of the shift register and one of the outputs of flip-flops Fi. With this, a level shifter of the present stage operates only for a period minimum for outputting the shift output from the present block, so that the power consumption is reduced, Furthermore, it is possible to cause the outputs SL1 through SLn not to overlap each other.
    Type: Application
    Filed: July 9, 2004
    Publication date: February 10, 2005
    Applicant: Sharp Kabushiki Kaisha
    Inventors: Yuhichiroh Murakami, Hajime Washio, Sachio Tsujino, Seijirou Gyouten, Eiji Matsuda
  • Publication number: 20040108989
    Abstract: The subject invention discloses a scanning direction control circuit, which includes a bidirectional shift register in which shifting direction is switched in accordance with a switching signal L/R, which is step-upped by a level shifter when having lower amplitude than the driving voltage. The scanning direction control circuit includes a latch circuit between the level shifter and the bidirectional shift register, and a control circuit causes the latch circuit to carry out latching operation after shifting operation of flip-flops constituting the bidirectional shift register is completed in response to output signals of the flip-flops. The control circuit brings the level shifter into active state in a period before, at and after the latching timing, and brings the level shifter into inactive state in the remaining period. With this arrangement, the switching signal L/R can be supplied at a predetermined timing regardless of external input timing thereof, with low power consumption.
    Type: Application
    Filed: November 6, 2003
    Publication date: June 10, 2004
    Applicant: Sharp Kabushiki Kaisha
    Inventors: Seijirou Gyouten, Sachio Tsujino, Hajime Washio, Eiji Matsuda, Keiichi Ina, Yuhichiroh Murakami, Shunsuke Hayashi, Mamoru Onda
  • Publication number: 20040100436
    Abstract: In a shift register block according to the present invention, a plurality of flip-flops F/F(1), F/F(2), . . . F/F(n) constitute a shift register SR, and each adjacent ones of these flip-flops are therebetween having a corresponding one of waveform processing circuits WR(1) through WR(n), so that the shift register SR and the waveform processing circuits WR(1) and WR(n) are linearly aligned. With such an arrangement, it is possible to reduce area occupied by a signal line driving circuit including the sift register block, thereby narrowing the frame area of a display device.
    Type: Application
    Filed: November 18, 2003
    Publication date: May 27, 2004
    Applicant: SHARP KABUSHIKI KAISHA
    Inventors: Kazuhiro Maeda, Hajime Washio, Eiji Matsuda, Yuhichiroh Murakami
  • Publication number: 20030214477
    Abstract: A level shift circuit includes first and second level shifters which respectively output first and second output signals that are produced by level shifting two kinds of input clock signals whose high level periods do not overlap. The level shift circuit also includes control transistors and control lines which, together, prevent a feedthrough current from flowing into the second level shifter when the first output signal is high level, and prevent a feedthrough current from flowing into the first level shifter when the second output signal is high level, so as to suspend the level shift operation of the first and second level shifters. With the level shift circuit, power consumption during a specific time period in a non-active period of the clock signal can be eliminated, where the specific time period of one clock signal is the active period of the other clock signal.
    Type: Application
    Filed: May 16, 2003
    Publication date: November 20, 2003
    Inventors: Yuhichiroh Murakami, Seijirou Gyouten, Shunsuke Hayashi, Hajime Washio, Eiji Matsuda, Sachio Tsujino