Patents by Inventor Yuhichiroh Murakami

Yuhichiroh Murakami has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20120092317
    Abstract: A display driving circuit which carries out CC driving is configured such that a polarity of a data signal to be supplied to a source line is reversed every two horizontal scanning periods and a signal electric potential written from the source line to a pixel electrode changes in a different direction every two adjacent rows. In at least one example embodiment, this allows, in a display device which carries out CC driving, enhancement of a display quality by removing lateral stripes that are produced in a display video while n-line reversal driving is being carried out.
    Type: Application
    Filed: February 24, 2010
    Publication date: April 19, 2012
    Applicant: SHARP KABUSHIKI KAISHA
    Inventors: Etsuo Yamamoto, Shige Furuta, Yuhichiroh Murakami, Seijirou Gyouten
  • Publication number: 20120086689
    Abstract: An embodiment of the present invention switches, in a display driving circuit of a liquid crystal display device which carries out CC driving, between a two-line reversal driving mode in which a polarity of a data signal supplied to a source line is reversed every two horizontal scanning periods and a one-line reversal driving mode in which a polarity of a data signal supplied to a source line is reversed every one horizontal scanning period. In at least one example embodiment, a polarity signal reverses its polarity every two horizontal scanning periods in the two-line reversal driving mode, and reverses its polarity every one horizontal scanning period in the one-line reversal driving mode.
    Type: Application
    Filed: February 28, 2010
    Publication date: April 12, 2012
    Applicant: SHARP KABUSHIKI KAISHA
    Inventors: Shige Furuta, Etsuo Yamamoto, Yuhichiroh Murakami, Seijirou Gyouten
  • Publication number: 20120086703
    Abstract: A display driving circuit for driving a liquid crystal display panel includes a shift register including a plurality of shift register circuits provided in such a way as to correspond to a plurality of gate lines, respectively, the display driving circuit having latch circuits provided in such a way as to correspond one-by-one to the shift register circuits, a polarity signal being inputted to the latch circuits. When a internal signal generated by a shift register circuit becomes active, a latch circuit loads and retains the polarity signal, and an output from the latch circuit is supplied to a CS bus line. The internal signal becomes active before a first vertical scanning period of a display picture.
    Type: Application
    Filed: February 23, 2010
    Publication date: April 12, 2012
    Applicant: SHARP KABUSHIKI KAISHA
    Inventors: Makoto Yokoyama, Yasushi Sasaki, Yuhichiroh Murakami, Shige Furuta
  • Publication number: 20120086686
    Abstract: A display driving circuit that carries out CC driving is configured such that retaining circuits are provided in such a way as to correspond one-by-one to their respective stages of a shift register, that a polarity signal CMI is inputted to each of the latch circuits, that when an internal signal Mn generated by a shift register at the nth stage becomes active, a latch circuit corresponding to the nth stage loads and retains the polarity signal CMI, that an output signal SRBOn from the shift register at the nth stage is supplied as a scanning signal to a gate line connected to pixels corresponding to the (n+1)th stage, and that an output from latch circuit corresponding to the nth stage is supplied as CSOUTn to a CS bus line forming capacitors with pixel electrodes of pixels corresponding to the nth stage.
    Type: Application
    Filed: February 24, 2010
    Publication date: April 12, 2012
    Applicant: SHARP KABUSHIKI KAISHA
    Inventors: Yasushi Sasaki, Yuhichiroh Murakami, Shige Furuta, Makoto Yokoyama
  • Publication number: 20120081346
    Abstract: Provided is a shift register of a display-driving circuit which carries out simultaneous selection of a plurality of signal lines by using a simultaneous selection signal. A stage of the shift register includes (i) a set-reset type flip-flop and (ii) a signal generating circuit which generates an output signal of the stage by selectively outputting a signal in response to an output of the flip-flop. The output signal of the stage (i) becomes active due to an activation of the simultaneous selection signal and then (ii) remains active while the simultaneous selection is being performed, and the output from the flip-flop is inactive during a period in which a setting signal and a resetting signal are both being active. This makes it possible to quickly carry out the simultaneous selection of all the signal lines and the initialization of the shift register.
    Type: Application
    Filed: March 18, 2010
    Publication date: April 5, 2012
    Applicant: SHARP KABUSHIKI KAISHA
    Inventors: Shige Furuta, Makoto Yokoyama, Yasushi Sasaki, Yuhichiroh Murakami
  • Patent number: 8144103
    Abstract: A driving circuit of a display device is disclosed in accordance with an embodiment of the present invention creates a non-display area on a display section of the display device so that a partial-screen display becomes available. The driving circuit includes a shift register and a signal processing circuit that processes a signal tapped off from the shift register. In partial-screen display, the signal processing circuit interrupts a signal tapped off from a predetermined stage of the shift register. This makes it possible to realize a driving circuit of a display device by which a high-quality display is possible with a small circuit area.
    Type: Grant
    Filed: June 12, 2006
    Date of Patent: March 27, 2012
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Yuhichiroh Murakami, Seijirou Gyouten, Noboru Matsuda, Hajime Washio
  • Patent number: 8098224
    Abstract: A driver circuit for a display device includes NOR circuits on the input side of switches for controlling precharge of data signal lines and selected pixels connected to the data signal lines. While a video signal is written onto a data signal line, a signal instructing precharge of another data signal line is inputted from a shift register to the NOR circuits. A simultaneous precharge instruction signal is inputted from outside to the NOR circuits. According to this arrangement, precharge is performed in both a period in which a video signal is supplied to a data signal line and a period in which no video signal is supplied to any of the data signal lines. As a result, it is possible to perform precharge even with a precharge power source having relatively low driving capability, and to precharge the signal supply lines of the display device sufficiently.
    Type: Grant
    Filed: February 9, 2005
    Date of Patent: January 17, 2012
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Hajime Washio, Yuhichiroh Murakami, Seijirou Gyouten
  • Patent number: 8098226
    Abstract: The subject invention provides a drive circuit for a display apparatus, comprising: a shift register; and a pulse generation circuit for generating a drive pulse signal using an output pulse signal generated in the shift register, wherein: the pulse generation circuit forms a pulse-starting edge and a pulse-termination edge of the drive pulse signal using a rise or a fall of pulse resulting from activation of the output pulse signal. On this account, pulse generation can be performed with high accuracy in a pulse generation circuit used for a drive circuit for a display apparatus or the like.
    Type: Grant
    Filed: June 12, 2006
    Date of Patent: January 17, 2012
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Makoto Yokoyama, Hajime Washio, Yuhichiroh Murakami, Hiroyuki Adachi, Kenji Hyodo
  • Patent number: 8098225
    Abstract: In an embodiment, a sampling signal to each data signal line is generated by using an output signal outputted from each flip-flop, and a precharge signal by which the data signal line to which the sampling signal is to be outputted is precharged is generated by using an output signal outputted from an output terminal of the flip-flop. Further, by providing a NOR circuit, an active period of the precharge signal and an active period of the sampling signal are prevented from overlapping each other. With this, in an embodiment of a display device driving circuit, including a precharge circuit, which causes a precharge power supply to precharge signal supply lines, the number of shift registers and the size of a circuit can be reduced.
    Type: Grant
    Filed: May 10, 2005
    Date of Patent: January 17, 2012
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Yuhichiroh Murakami, Hajime Washio
  • Patent number: 8085236
    Abstract: A liquid crystal display apparatus (1) wherein the shift registers of a source driver (4) are configured by use of asynchronous RS flip-flops in which an active input to a set input terminal has a higher priority than an active input to a reset terminal. In a second mode of operation, first and second clock signals and a start pulse are fixed at high levels, thereby performing discharges from all the pixels (PIX) of a liquid crystal panel (2).
    Type: Grant
    Filed: November 30, 2006
    Date of Patent: December 27, 2011
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Hiroyuki Ohkawa, Yuhichiroh Murakami, Sachio Tsujino
  • Publication number: 20100309184
    Abstract: A circuit which is constituted by a plurality of n-channel transistors includes, in at least one embodiment, a transistor (T1) which has a drain terminal to which an input signal is supplied and a source terminal from which a output signal is supplied; and a transistor (T2) which has a drain terminal to which a control signal is supplied and a source terminal connected to a gate terminal of the transistor (T1). A gate terminal of the transistor (T2) is connected to the source terminal of the transistor (T2). With the arrangement, it is possible to provide (i) a semiconductor device which is constituted by transistors having an identical conductivity type and which is capable of reducing an influence of noise, and (ii) a display device including the semiconductor device.
    Type: Application
    Filed: August 20, 2008
    Publication date: December 9, 2010
    Inventors: Etsuo Yamamoto, Yasushi Sasaki, Yuhichiroh Murakami, Shige Furuta
  • Publication number: 20100259529
    Abstract: An embodiment of the present invention provides a power supply circuit including a charge-pumping booster section which uses switching elements provided only by N-channel transistors yet does not have a problem of voltage drop by threshold value. When a boosted voltage is obtained at a first terminal of a first capacitor in a booster section, a booster control section supplies this boosted voltage to a third capacitor, to boost the voltage further thereby turning ON a first transistor. When a boosted voltage is obtained at a first terminal of a second capacitor in the booster section, the booster control section supplies this boosted voltage to a fourth capacitor, to boost the voltage further thereby turning ON a second transistor. This arrangement eliminates a problem of voltage drop by threshold value in the first and the second transistors which serve as output-side switching elements.
    Type: Application
    Filed: September 1, 2008
    Publication date: October 14, 2010
    Inventors: Shuji Nishi, Sachio Tsujino, Yuhichiroh Murakami, Yasushi Sasaki, Seijirou Gyouten
  • Publication number: 20100259525
    Abstract: At least one embodiment of the present invention is directed to, even when external noise is applied to a shift register during all-on operation, preventing through-current from flowing in unit circuits and also to prevent increase in load on all-on control signal lines. When a high-level all-on control signal is provided to a unit circuit of a shift register, a transistor T3 is brought into off-state, so that a transistor T2 cannot output an on-voltage to a first output terminal. However, a transistor T24 is brought into on-state, so, that the first output terminal outputs an on-voltage to the exterior. On the other hand, a transistor T32 is brought into on-state, so that a second output terminal outputs an off-voltage to a unit circuit 11 in the next stage. At this time, the transistor T3 is kept in off-state, so that no through-current flows to the transistors T24 and T3. At least one embodiment of the present invention is suitable for driver circuits or suchlike of display devices and imaging devices.
    Type: Application
    Filed: August 18, 2008
    Publication date: October 14, 2010
    Inventors: Hiroyuki Ohkawa, Shige Furuta, Yasushi Sasaki, Yuhichiroh Murakami
  • Publication number: 20100245328
    Abstract: In a storage capacitor line drive circuit driving a storage capacitor line of an active-matrix display device and driven by outputs of a scanning signal line drive circuit, at least one (VSS) of a high-potential supply voltage (VDD) and a low-potential supply voltage (VSS) differs from a supply voltage (GVSS) of a corresponding logical level of the scanning signal line drive circuit, the high-potential supply voltage and the low-potential supply voltage being used for generating a signal voltage of a preceding stage to an output stage. This makes it possible to achieve a storage capacitor line drive circuit capable of avoiding malfunctioning even in a case where the storage capacitor line drive circuit receives noise from a scanning signal line, and a display device including the storage capacitor line drive circuit.
    Type: Application
    Filed: August 21, 2008
    Publication date: September 30, 2010
    Inventors: Yasushi Sasaki, Yuhichiroh Murakami, Makoto Yokoyama, Shige Furuta
  • Publication number: 20100245305
    Abstract: A display driving circuit of the present invention includes: a source driver (20) which outputs a source signal; a gate driver (30) which outputs a gate signal for turning on a switching element on a row; and a CS driver (40) which outputs a CS signal (CSOUT) whose electric potential is switched in a predetermined direction (low to high or high to low) in accordance with a polarity of the source signal. A CS driver (CSn) on an n-th row outputs a CS signal (CSOUT) to the n-th row in accordance with a gate signal (GLn) for the n-th row outputted from a gate driver (Gn) provided on the n-th row. This makes it possible to provide a display driving circuit which enables CC driving with a simple configuration.
    Type: Application
    Filed: September 2, 2008
    Publication date: September 30, 2010
    Inventors: Makoto Yokoyama, Yasushi Sasaki, Yuhichiroh Murakami
  • Publication number: 20100245327
    Abstract: An object of the present invention is to provide a power supply circuit including a charge-pumping booster section which uses switching elements provided only by N-channel transistors yet does not have a problem of voltage drop by threshold value. In a booster section (11a), capacitors (C1) and (C2) have their respective first terminals connected with transistors (Q1, Q3) and (Q2, Q4) respectively. Each transistor has its gate terminal supplied with control signals generated in a driver section (11b). The driver section (11b) includes capacitors (C3, C4) connected with input terminals (Ti3, Ti4) for respective supply of clock signals DCK2, DCK2B each having a voltage alternating between ?VDD and VDD (VDD represents an input supply voltage from outside), as level-shifted signals of clock signals DCK1, DCK1B which are supplied to second terminals of the capacitors (C1, C2) respectively.
    Type: Application
    Filed: July 24, 2008
    Publication date: September 30, 2010
    Applicant: SHARP KABUSHIKI KAISHA
    Inventors: Sachio Tsujino, Shuji Nishi, Yuhichiroh Murakami, Yasushi Sasaki, Seijirou Gyouten
  • Publication number: 20100244946
    Abstract: A circuit is constituted by a plurality of n-channel-type transistors, the circuit including: among the plurality of transistors, a transistor including a drain terminal for receiving a voltage of VDD, a source terminal, and a gate terminal for receiving an input signal; among the plurality of transistors, a transistor including a drain terminal for receiving the voltage of VDD, a source terminal connected to an output terminal, and a gate terminal connected to the source terminal of the transistor; and a capacitor provided between a node and a clock terminal for receiving a clock signal. In at least one embodiment, the clock signal inputted into the clock terminal has a frequency higher than that of an output signal outputted from the output terminal.
    Type: Application
    Filed: August 26, 2008
    Publication date: September 30, 2010
    Inventors: Yuhichiroh Murakami, Yasushi Sasaki, Shige Furuta
  • Patent number: 7791581
    Abstract: In a shift register block according to the present invention, a plurality of flip-flops F/F(1), F/F(2), . . . F/F(n) constitute a shift register SR, and each adjacent ones of these flip-flops are therebetween having a corresponding one of waveform processing circuits WR(1) through WR(n), so that the shift register SR and the waveform processing circuits WR(1) and WR(n) are linearly aligned. With such an arrangment, it is possible to reduce area occupied by a signal line driving circuit including the shift register block, thereby narrowing the frame area of a display device.
    Type: Grant
    Filed: November 18, 2003
    Date of Patent: September 7, 2010
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Kazuhiro Maeda, Hajime Washio, Eiji Matsuda, Yuhichiroh Murakami
  • Patent number: 7786968
    Abstract: An output pulse of a flip flop is delayed in a delay inverter circuit before supplied to an input terminal of a level shifter. Then, an output pulse of the next stage flip flop is supplied to a reset terminal of the first flip flop and also to an enable terminal of the level shifter. Further, the level shifter output a sampling pulse with a beginning end equal to the beginning end of the pulse supplied to the input terminal and a terminal and equal to the beginning and of the pulse supplied to the enable terminal. With this arrangement, the subject invention provides a pulse output circuit, a driving circuit for a display device using the pulse output circuit, a display device and a pulse output method, that reduce delay of the terminal end of the pulse in sequentially outputting pulses from plural output terminals.
    Type: Grant
    Filed: December 3, 2004
    Date of Patent: August 31, 2010
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Makoto Yokoyama, Hajime Washio, Yuhichiroh Murakami, Kenji Hyoudou, Hiroshi Murofushi
  • Publication number: 20100214206
    Abstract: At least one embodiment the present invention a plurality of unit circuits connected in multiple stages, to normal operation when the unit circuits are simultaneously turned on to output high-level output signals. When a shift register malfunctions, so that output signals provided by previous- and subsequent-stage unit circuits are simultaneously set to high level, malfunction restoration circuits and included in a unit circuit detect the malfunction in at least one embodiment. The malfunction restoration circuit provides a high voltage to a node, thereby forcibly pulling down an output signal. Also, the malfunction restoration circuit forcibly discharges another node, so that a charge accumulated in a capacitance is released. As a result, the shift register in malfunction can be instantaneously restored to normal operation. At least one embodiment of the present invention is suitable for driver circuits or suchlike of display devices and imaging devices.
    Type: Application
    Filed: August 26, 2008
    Publication date: August 26, 2010
    Inventors: Makoto Yokoyama, Shige Furuta, Yuhichiroh Murakami, Yasushi Sasaki