Patents by Inventor Yukihide Tsuji

Yukihide Tsuji has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20180123595
    Abstract: A reconfigurable circuit comprising: a first level crossbar switch that has first non-volatile resistive switches; a second level crossbar switch that has second non-volatile resistive switches; and a first wire and third non-volatile resistive switches that are used for redundancy, wherein input wires of the second level crossbar switch are connected to output wires of the first level crossbar switch one-to-one, and input wires of the first level crossbar switch and output wires of the second level crossbar switch are connected to the first wire through the third non-volatile resistive switches.
    Type: Application
    Filed: May 28, 2015
    Publication date: May 3, 2018
    Applicant: NEC Corporation
    Inventors: Xu BAI, Noboru SAKIMURA, Yukihide TSUJI, Ryusuke NEBASHI, Ayuka TADA, Makoto MIYAMURA
  • Publication number: 20180096724
    Abstract: In order to provide a crossbar switch type memory circuit designed to be usable in normal circumstances even when a resistance change element is in an adverse state, the present invention is provided with: a first unit including a first column wiring to which one end of a first resistance change element is connected, a first power supply-side transistor for controlling the connection of the first column wiring and a power supply node, a first ground-side transistor, of a reverse operation type to the first power supply-side transistor, for controlling the connection of the first column wiring and a ground node, and a first polarity control line for causing the first power supply-side transistor or the first ground-side transistor to turn on and the other to turn off by a polar signal from a polar signal terminal, the first polarity control line being connected to the control terminals of the first power supply-side transistor and first ground-side transistor; a second unit including a second column wiring to
    Type: Application
    Filed: March 1, 2016
    Publication date: April 5, 2018
    Applicant: NEC Corporation
    Inventors: Makoto MIYAMURA, Noboru SAKIMURA, Yukihide TSUJI, Ryusuke NEBASHI, Tadahiko SUGIBAYASHI
  • Patent number: 9898070
    Abstract: A semiconductor integrated circuit (100) comprising: a plurality of processing circuits (11, 12, 13) each including a notification units for outputting a notification signal according to the processing state of the own processing circuit; a plurality of power supply switch units (SW1, SW2, SW3) for switching the connection states between the respective processing circuits and a power supply source; a power supply switch control circuit which is connected with the notification means (111, 121, 131), stores power supply control information (101) including a plurality of connection statuses, and controls the connection states on the basis of the notification signals and the power supply control information; and a data bus (BS) and the like connecting each of the processing circuits and the power supply switch control circuit, wherein: at least two or more of the plurality of processing circuits update the power supply control information via the data bus and the like before outputting a notification signal; and
    Type: Grant
    Filed: January 7, 2014
    Date of Patent: February 20, 2018
    Assignee: NEC CORPORATION
    Inventors: Yukihide Tsuji, Noboru Sakimura, Ryusuke Nebashi, Ayuka Tada
  • Patent number: 9870161
    Abstract: In order to ensure that a normally-off computer connected to a volatile component operates normally and rapidly after operation of turning-on/off of a power supply is executed, a computation processing device which has nonvolatile registers and which is able to continue processing of data retained in the device after the power supply is turned off/on without retracting the data to an external device includes at least: a central processing unit including the nonvolatile registers; a connection unit for a volatile component which saves internal information in a volatile storage element thereof; a nonvolatile storage unit for saving a return program from a power-off state of the volatile component; and an inspection unit notifying that a potential of the power supply in the computation processing device has reached an operation potential at a time of return.
    Type: Grant
    Filed: March 24, 2014
    Date of Patent: January 16, 2018
    Assignee: NEC CORPORATION
    Inventors: Yukihide Tsuji, Yukikazu Nakamoto
  • Patent number: 9837816
    Abstract: A semiconductor device includes a current control unit whose conductance is variable and a control unit configured to control the conductance of the current control unit. The current control unit is connected to a direct current power source in parallel with a load for the direct current power source, through a capacitor. The control unit sets the current control unit to a first conductance when the direct current power source and the load are not in a conduction state, and sets the current control unit to a second conductance larger than the first conductance when the direct current power source and the load are in the conduction state.
    Type: Grant
    Filed: March 28, 2013
    Date of Patent: December 5, 2017
    Assignee: NEC CORPORATION
    Inventors: Makoto Miyamura, Noboru Sakimura, Ryusuke Nebashi, Yukihide Tsuji, Tadahiko Sugibayashi
  • Publication number: 20170331480
    Abstract: The invention is to provide a compact reconfigurable circuit implementing a LUT and a “hard” circuit. The present invention provides a reconfigurable circuit comprising: first wires disposed in a first direction; a second wire disposed in a second direction intersecting the first direction; a power line, a ground line and data input line or data input inverse line coupled to the said first wires one-to-one; a multiplexer, one of whose inputs is connected with the second wire; nonvolatile switch cells utilized to interconnect the first wires and second wire at the crosspoints, wherein every nonvolatile switch cell is constructed by at least one non-volatile resistive switch.
    Type: Application
    Filed: January 21, 2015
    Publication date: November 16, 2017
    Applicant: NEC CORPORATION
    Inventors: Xu BAI, Yukihide TSUJI
  • Publication number: 20170256587
    Abstract: A purpose of the invention is to provide a crossbar switch for reducing the layout areas of a crossbar switch and peripheral circuits thereof. A crossbar switch of the invention comprises: a plurality of first wires extending in a first direction; a plurality of second wires extending in a second direction; a plurality of third wires extending in a third direction; a plurality of fourth wires extending in a fourth direction; and a plurality of switch cells connected to the first and second wires. The first wires are skew relative to the second and fourth wires, while the third wires are skew relative to the second and fourth wires. The switch cells are connected to the third and fourth wires, and further, the third wires are also connected to the switch cells connected to the first wires adjacent to the respective first wires; or alternatively, further, the fourth wires are also connected to the switch cells connected to the second wires adjacent to the respective second wires.
    Type: Application
    Filed: September 11, 2015
    Publication date: September 7, 2017
    Applicant: NEC Corporation
    Inventors: Yukihide TSUJI, Xu BAI, Makoto MIYAMURA, Toshitsugu SAKAMOTO, Munehiro TADA
  • Publication number: 20170249981
    Abstract: In order to stably write data into a magnetic memory that uses in-plane current-induced perpendicular switching of magnetization to write data, the magnetic memory includes a recording layer formed as a perpendicular magnetization film, an adjacent layer joined to an upper surface or a lower surface of the recording layer, an external magnetic field application part configured to apply a first external magnetic field to the recording layer in a first direction which is an in-plane direction of the recording layer, and a current application part configured to allow a write current to flow through the adjacent layer in the first direction or a second direction which is opposite to the first direction. The external magnetic field application part is configured to switch a direction of a second external magnetic field applied in a direction perpendicular to the first direction in accordance with a direction of the write current.
    Type: Application
    Filed: August 31, 2015
    Publication date: August 31, 2017
    Applicants: NEC Corporation, TOHOKU UNIVERSITY
    Inventors: Ryusuke NEBASHI, Noboru SAKIMURA, Yukihide TSUJI, Ayuka TADA, Hideo OHNO
  • Patent number: 9692422
    Abstract: In a programmable logic integrated circuit, providing a spare circuit in preparation for the occurrence of a defective element results in a redundant circuit configuration. A programmable logic integrated circuit according to the present invention has: a plurality of logic blocks; a switch block for switching the connections between row and column wires by nonvolatile switch elements for switching; and a shifter block for connecting an input/output wire to said switch block. The shifter block includes a redundant wire and is equipped with nonvolatile switch elements for shifting that control the connections of the wires constituting said redundant wire and said row wires.
    Type: Grant
    Filed: February 27, 2015
    Date of Patent: June 27, 2017
    Assignee: NEC Corporation
    Inventors: Ryusuke Nebashi, Makoto Miyamura, Noboru Sakimura, Yukihide Tsuji, Ayuka Tada
  • Publication number: 20170070228
    Abstract: In a programmable logic integrated circuit, providing a spare circuit in preparation for the occurrence of a defective element results in a redundant circuit configuration. A programmable logic integrated circuit according to the present invention has: a plurality of logic blocks; a switch block for switching the connections between row and column wires by nonvolatile switch elements for switching; and a shifter block for connecting an input/output wire to said switch block. The shifter block includes a redundant wire and is equipped with nonvolatile switch elements for shifting that control the connections of the wires constituting said redundant wire and said row wires.
    Type: Application
    Filed: February 27, 2015
    Publication date: March 9, 2017
    Inventors: Ryusuke NEBASHI, Makoto MIYAMURA, Noboru SAKIMURA, Yukihide TSUJI, Ayuka TADA
  • Patent number: 9536584
    Abstract: A nonvolatile logic gate device is configured to include a resistive network of a memory structure in which at least three nonvolatile resistive elements are connected, a reference resistive network as a reference resistance providing a tolerance of the memory structure to a resistance value of the resistive network of the memory structure, a writing part operable to selectively write or rewrite a value of each of the nonvolatile resistive elements in the resistive network into a maximum or a minimum corresponding to a logical value to be read when data are stored into the resistive network, and a logic circuit structure operable to use, as a logical value of the memory structure, a value obtained by comparison between the resistance value of the resistive network and the resistance value of the reference resistive network.
    Type: Grant
    Filed: May 15, 2013
    Date of Patent: January 3, 2017
    Assignees: NEC CORPORATION, TOHOKU UNIVERSITY
    Inventors: Ryusuke Nebashi, Noboru Sakimura, Yukihide Tsuji, Ayuka Tada, Tadahiko Sugibayashi, Takahiro Hanyu, Tetsuo Endoh, Hideo Ohno
  • Patent number: 9478309
    Abstract: Provided is a magnetic domain wall displacement memory cell, including a recording layer including a magnetic film, the recording layer including: a magnetization reversal region in which magnetization is reversible; and first and second magnetization fixed regions that supply a spin-polarized electron to the magnetization reversal region. The magnetic domain wall displacement memory cell is configured so that a first region in which magnetization reversal occurs due to a first current flowing in a direction parallel to a film surface of the recording layer and a first magnetic field component in the direction parallel to the film surface of the recording layer is formed, and a second region in which no magnetization reversal occurs is formed.
    Type: Grant
    Filed: September 13, 2013
    Date of Patent: October 25, 2016
    Assignees: NEC CORPORATION, TOHOKU UNIVERSITY
    Inventors: Ryusuke Nebashi, Noboru Sakimura, Tadahiko Sugibayashi, Yukihide Tsuji, Ayuka Tada, Hiroaki Honjou, Hideo Ohno
  • Publication number: 20160274804
    Abstract: In order to ensure that a normally-off computer connected to a volatile component operates normally and rapidly after operation of turning-on/off of a power supply is executed, a computation processing device which has nonvolatile registers and which is able to continue processing of data retained in the device after the power supply is turned off/on without retracting the data to an external device includes at least: a central processing unit including the nonvolatile registers; a connection unit for a volatile component which saves internal information in a volatile storage element thereof; a nonvolatile storage unit for saving a return program from a power-off state of the volatile component; and an inspection unit notifying that a potential of the power supply in the computation processing device has reached an operation potential at a time of return.
    Type: Application
    Filed: March 24, 2014
    Publication date: September 22, 2016
    Applicant: NEC CORPORATION
    Inventors: Yukihide TSUJI, Yukikazu NAKAMOTO
  • Publication number: 20160077563
    Abstract: A semiconductor integrated circuit (100) comprising: a plurality of processing circuits (11, 12, 13) each including a notification units for outputting a notification signal according to the processing state of the own processing circuit; a plurality of power supply switch units (SW1, SW2, SW3) for switching the connection states between the respective processing circuits and a power supply source; a power supply switch control circuit which is connected with the notification means (111, 121, 131), stores power supply control information (101) including a plurality of connection statuses, and controls the connection states on the basis of the notification signals and the power supply control information; and a data bus (BS) and the like connecting each of the processing circuits and the power supply switch control circuit, wherein: at least two or more of the plurality of processing circuits update the power supply control information via the data bus and the like before outputting a notification signal; and
    Type: Application
    Filed: January 7, 2014
    Publication date: March 17, 2016
    Applicant: NEC CORPORATION
    Inventors: Yukihide TSUJI, Noboru SAKIMURA, Ryusuke NEBASHI, Ayuka TADA
  • Patent number: 9135988
    Abstract: A semiconductor device includes non-volatile registers, each including a holding circuit to hold data in a volatile manner and a non-volatile element. An address is allocated to each of the non-volatile registers. A non-volatile register control circuit performs control such that, in response to a write instruction, data held in the holding circuit is written to the non-volatile element in the non-volatile register having the address specified by the instruction and in response to a load instruction, data held in the non-volatile element is held in the holding circuit in the non-volatile register having the address specified by the instruction.
    Type: Grant
    Filed: September 7, 2012
    Date of Patent: September 15, 2015
    Assignee: NEC CORPORATION
    Inventors: Ryusuke Nebashi, Noboru Sakimura, Yukihide Tsuji, Ayuka Tada
  • Publication number: 20150248939
    Abstract: Provided is a magnetic domain wall displacement memory cell, including a recording layer including a magnetic film, the recording layer including: a magnetization reversal region in which magnetization is reversible; and first and second magnetization fixed regions that supply a spin-polarized electron to the magnetization reversal region. The magnetic domain wall displacement memory cell is configured so that a first region in which magnetization reversal occurs due to a first current flowing in a direction parallel to a film surface of the recording layer and a first magnetic field component in the direction parallel to the film surface of the recording layer is formed, and a second region in which no magnetization reversal occurs is formed.
    Type: Application
    Filed: September 13, 2013
    Publication date: September 3, 2015
    Applicants: NEC Corporation, Tohoku University
    Inventors: Ryusuke Nebashi, Noboru Sakimura, Tadahiko Sugibayashi, Yukihide Tsuji, Ayuka Tada, Hiroaki Honjou, Hideo Ohno
  • Patent number: 9100013
    Abstract: Provided is a nonvolatile resistor network assembly characterized by that: it comprises a first and a second resistor network which are each composed of a plurality of nonvolatile resistive elements connected together; it also comprises a write means for writing into the first and second resistor networks; and writing into the first and second resistor networks is performed by the use of the write means in a manner to make total resistances of respectively the first and second resistor networks different from each other. Further provided is a nonvolatile logic gate which performs logical operation using stored data determined by the total resistances of the respective nonvolatile resistor networks.
    Type: Grant
    Filed: September 6, 2012
    Date of Patent: August 4, 2015
    Assignee: NEC CORPORATION
    Inventors: Ryusuke Nebashi, Noboru Sakimura, Yukihide Tsuji, Tadahiko Sugibayashi
  • Publication number: 20150138877
    Abstract: A nonvolatile logic gate device is configured to include a resistive network of a memory structure in which at least three nonvolatile resistive elements are connected, a reference resistive network as a reference resistance providing a tolerance of the memory structure to a resistance value of the resistive network of the memory structure, a writing part operable to selectively write or rewrite a value of each of the nonvolatile resistive elements in the resistive network into a maximum or a minimum corresponding to a logical value to be read when data are stored into the resistive network, and a logic circuit structure operable to use, as a logical value of the memory structure, a value obtained by comparison between the resistance value of the resistive network and the resistance value of the reference resistive network.
    Type: Application
    Filed: May 15, 2013
    Publication date: May 21, 2015
    Applicants: TOHOKU UNIVERSITY, NEC CORPORATION
    Inventors: Ryusuke Nebashi, Noboru Sakimura, Yukihide Tsuji, Ayuka Tada, Tadahiko Sugibayashi, Takahiro Hanyu, Tetsuo Endoh, Hideo Ohno
  • Publication number: 20150048680
    Abstract: A semiconductor device includes a current control unit whose conductance is variable and a control unit configured to control the conductance of the current control unit. The current control unit is connected to a direct current power source in parallel with a load for the direct current power source, through a capacitor. The control unit sets the current control unit to a first conductance when the direct current power source and the load are not in a conduction state, and sets the current control unit to a second conductance larger than the first conductance when the direct current power source and the load are in the conduction state.
    Type: Application
    Filed: March 28, 2013
    Publication date: February 19, 2015
    Inventors: Makoto Miyamura, Noboru Sakimura, Ryusuke Nebashi, Yukihide Tsuji, Tadahiko Sugibayashi
  • Publication number: 20150042376
    Abstract: Provided is a nonvolatile resistor network assembly characterized by that: it comprises a first and a second resistor network which are each composed of a plurality of nonvolatile resistive elements connected together; it also comprises a write means for writing into the first and second resistor networks; and writing into the first and second resistor networks is performed by the use of the write means in a manner to make total resistances of respectively the first and second resistor networks different from each other. Further provided is a nonvolatile logic gate which performs logical operation using stored data determined by the total resistances of the respective nonvolatile resistor networks.
    Type: Application
    Filed: September 6, 2012
    Publication date: February 12, 2015
    Applicant: NEC CORPORATION
    Inventors: Ryusuke Nebashi, Noboru Sakimura, Yukihide Tsuji, Tadahiko Sugibayashi