Patents by Inventor Yun Shi

Yun Shi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20090179251
    Abstract: Device and design structures for memory cells in a non-volatile random access memory (NVRAM) and methods for fabricating such device structures using complementary metal-oxide-semiconductor (CMOS) processes. The device structure, which is formed using a semiconductor-on-insulator (SOI) substrate, includes a floating gate electrode, a semiconductor body, and a control gate electrode separated from the semiconductor body by the floating gate electrode. The floating gate electrode, the control gate electrode, and the semiconductor body, which are both formed from the monocrystalline SOI layer of the SOI substrate, are respectively separated by dielectric layers. The dielectric layers may each be composed of thermal oxide layers grown on confronting sidewalls of the semiconductor body, the floating gate electrode, and the control gate electrode. An optional deposited dielectric material may fill any remaining gap between either pair of the thermal oxide layers.
    Type: Application
    Filed: January 11, 2008
    Publication date: July 16, 2009
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Wagdi W. Abadeer, Kiran V. Chatty, Robert J. Gauthier, JR., Jed H. Rankin, Yun Shi, William R. Tonti
  • Publication number: 20090179266
    Abstract: Device structures for a metal-oxide-semiconductor field effect transistor (MOSFET) that is suitable for operation at relatively high voltages and methods of forming same. The MOSFET, which is formed using a semiconductor-on-insulator (SOI) substrate, includes a channel in a semiconductor body that is self-aligned with a gate electrode. The gate electrode and semiconductor body, which are both formed from the monocrystalline SOI layer of the SOI substrate, are separated by a gap that is filled by a gate dielectric layer. The gate dielectric layer may be composed of thermal oxide layers grown on adjacent sidewalls of the semiconductor body and gate electrode, in combination with an optional deposited dielectric material that fills the remaining gap between the thermal oxide layers.
    Type: Application
    Filed: January 11, 2008
    Publication date: July 16, 2009
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Wagdi W. Abadeer, Kiran V. Chatty, Robert J. Gauthier, JR., Jed H. Rankin, Yun Shi, William R. Tonti
  • Patent number: 7485965
    Abstract: A through via in an ultra high resistivity wafer and related methods are disclosed. A method for forming a through via comprises: providing a semiconductor wafer including a first silicon layer, a buried dielectric layer, and a substrate; forming a device on the first silicon; and forming a via from a side of the substrate opposite to the buried dielectric layer and through the substrate. Also disclosed is a method for providing a wafer varied resistivity using the through vias and buried dielectric.
    Type: Grant
    Filed: May 25, 2007
    Date of Patent: February 3, 2009
    Assignee: International Business Machines Corporation
    Inventors: Louis D. Lanzerotti, Max G. Levy, Yun Shi, Steven H. Voldman
  • Publication number: 20080290524
    Abstract: A through via in an ultra high resistivity wafer and related methods are disclosed. A method for forming a through via comprises: providing a semiconductor wafer including a first silicon layer, a buried dielectric layer, and a substrate; forming a device on the first silicon; and forming a via from a side of the substrate opposite to the buried dielectric layer and through the substrate.
    Type: Application
    Filed: May 25, 2007
    Publication date: November 27, 2008
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Louis D. Lanzerotti, Max G. Levy, Yun Shi, Steven H. Voldman
  • Publication number: 20080002851
    Abstract: Embodiments related to data hiding using wavelet transforms and histogram shifting are disclosed.
    Type: Application
    Filed: May 8, 2006
    Publication date: January 3, 2008
    Inventors: Yun Shi, Guorong Xuan
  • Publication number: 20070190821
    Abstract: A method for computer-aided plate punching is disclosed. The method includes the steps of reading and configuring processing data; reading a design drawing of a workpiece as a processing diagram; selecting needed figures from the processing diagram, and configuring template attributes to confirm contour of the workpiece; selecting operation modes and cutters for processing orifices; processing the orifices and generating cutters information; selecting operation modes and cutters for processing slots; processing the slots and generating cutters information; optimizing the cutters information, and generating a list of cutters; and converting the list of cutters into corresponding CNC codes. A related system is also disclosed.
    Type: Application
    Filed: October 16, 2006
    Publication date: August 16, 2007
    Applicant: HON HAI PRECISION INDUSTRY CO., LTD.
    Inventors: Xin-Zhong Huang, Xin-Mei Chen, Yun-Liang Mi, Yun Shi, Ping-Hua Zheng