Patents by Inventor Zhenyu Hu

Zhenyu Hu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240154303
    Abstract: An antenna is provided in this application. The antenna includes multiple radiating units, at least two adjacent radiating units are correspondingly provided with a respective decoupling structure, the decoupling structure includes two microstrip line units, one microstrip line unit of the two microstrip line units includes at least one microstrip line, and the two microstrip line units are located on two opposite sides of two radiating units in a direction perpendicular to an arrangement direction of two adjacent radiating units. According to the antenna provided in the embodiments of the present disclosure, the decoupling structure composed of the microstrip line are disposed on two sides of the at least two adjacent radiating units, so that an indirect coupling field is formed by the decoupling structure, and the indirect coupling field counteracts a direct coupling field between adjacent radiating units.
    Type: Application
    Filed: January 8, 2024
    Publication date: May 9, 2024
    Applicant: Shanghai Tianma Microelectronics Co., Ltd.
    Inventors: Yifan XING, Zhenyu JIA, Xiaonan HAN, Baiquan LIN, Kerui XI, Xiaojun CHEN, Yingru HU, Shengwei DAI
  • Patent number: 11968832
    Abstract: Methods and structures of a three-dimensional memory device are disclosed. In an example, the disclosed method comprises forming a plurality of dielectric stacks stacked on one another over a substrate to create a multiple-stack staircase structure. Each one of the plurality of dielectric stacks comprises a plurality of dielectric pairs arranged along a direction perpendicular to a top surface of the substrate. The method further comprises forming a filling structure that surrounds the multiple-stack staircase structure, forming a semiconductor channel extending through the multiple-staircase structure, wherein the semiconductor channel comprises unaligned sidewall surfaces, and forming a supporting pillar extending through at least one of the multiple-staircase structure and the filling structure, wherein the supporting pillar comprises aligned sidewall surfaces.
    Type: Grant
    Filed: October 16, 2020
    Date of Patent: April 23, 2024
    Assignee: Yangtze Memory Technologies Co., Ltd.
    Inventors: Jun Liu, Zongliang Huo, Li Hong Xiao, Zhenyu Lu, Qian Tao, Yushi Hu, Sizhe Li, Zhao Hui Tang, Yu Ting Zhou, Zhaosong Li
  • Patent number: 11943928
    Abstract: Embodiments of a channel hole plug structure of 3D memory devices and fabricating methods thereof are disclosed. The memory device includes an alternating layer stack disposed on a substrate, an insulating layer disposed on the alternating dielectric stack, a channel hole extending vertically through the alternating dielectric stack and the insulating layer, a channel structure including a channel layer in the channel hole, and a channel hole plug in the insulating layer and above the channel structure. The channel hole plug is electrically connected with the channel layer. A projection of the channel hole plug in a lateral plane covers a projection of the channel hole in the lateral plane.
    Type: Grant
    Filed: April 19, 2022
    Date of Patent: March 26, 2024
    Assignee: Yangtze Memory Technologies Co., Ltd.
    Inventors: Li Hong Xiao, Zhenyu Lu, Qian Tao, Yushi Hu, Jun Chen, LongDong Liu, Meng Wang
  • Publication number: 20240098694
    Abstract: Methods, systems, and devices for wireless communications are described. A user equipment (UE) may establish one or more wireless connections for different subscriptions with a base station. The UE may receive an indication of a temporary mobile subscription identifier (TMSI) from the base station during a registration procedure. The UE may calculate a paging occasion (PO) based on the TMSI and may determine the PO fails to satisfy a threshold timing value. The UE may transmit one or more registration request to trigger additional registration procedures in which base station may transmit a new TMSI. The UE may calculate an updated PO based on the new TMSI. The UE may periodically receive one or more paging messages from the base station in a set of POs based on calculating the updated PO.
    Type: Application
    Filed: March 8, 2021
    Publication date: March 21, 2024
    Inventors: Ling XIE, Liang HONG, Cheol Hee PARK, Qingxin CHEN, Jun HU, Rishav REJ, Reza SHAHIDI, Zhenyu LIU, Xiaoyu LI
  • Patent number: 11908898
    Abstract: Embodiments of the disclosure provide a lateral bipolar transistor with a base layer of varying horizontal thickness, and related methods to form the same. A lateral bipolar transistor may include an emitter/collector (E/C) layer on a semiconductor layer. A first base layer is on the semiconductor layer and horizontally adjacent the E/C layer. The first base layer has a lower portion having a first horizontal width from the E/C layer. The first base layer also has an upper portion on the lower portion, with a second horizontal width from the E/C layer greater than the first horizontal width. A second base layer is on the first base layer and adjacent a spacer. The upper portion of the first base layer separates a lower surface of the second base layer from the E/C layer.
    Type: Grant
    Filed: November 30, 2021
    Date of Patent: February 20, 2024
    Assignee: GlobalFoundries U.S. Inc.
    Inventors: Haiting Wang, Hong Yu, Zhenyu Hu, Alexander M. Derrickson
  • Patent number: 11888031
    Abstract: In a disclosed semiconductor structure, a lateral bipolar junction transistor (BJT) has a base positioned laterally between a collector and an emitter. The base includes a semiconductor fin with a first portion that extends from a substrate through an isolation layer, a second portion on the first portion, and a third portion on the second portion. The collector and emitter are on the isolation layer and positioned laterally immediately adjacent to opposing sidewalls of the second portion of the semiconductor fin. In some embodiments, the BJT is a standard BJT where the semiconductor fin (i.e., the base), the collector, and the emitter are made of the same semiconductor material. In other embodiments, the BJT is a heterojunction bipolar transistor (HBT) where a section of the semiconductor fin (i.e., the base) is made of a different semiconductor material for improved performance. Also disclosed is a method of forming the structure.
    Type: Grant
    Filed: November 30, 2021
    Date of Patent: January 30, 2024
    Assignee: GlobalFoundries U.S. Inc.
    Inventors: Hong Yu, Judson R. Holt, Zhenyu Hu
  • Publication number: 20240021713
    Abstract: The present disclosure relates to semiconductor structures and, more particularly, to a lateral bipolar transistor and methods of manufacture. A structure includes: an intrinsic base comprising semiconductor material in a channel region of a semiconductor substrate; an extrinsic base vertically above the intrinsic base; a raised collector region on the semiconductor substrate and laterally connected to the intrinsic base; and a raised emitter region on the semiconductor substate and laterally connected to the intrinsic base.
    Type: Application
    Filed: September 27, 2023
    Publication date: January 18, 2024
    Inventors: Haiting Wang, Alexander Derrickson, Jagar Singh, Vibhor Jain, Andreas Knorr, Alexander Martin, Judson R. Holt, Zhenyu Hu
  • Publication number: 20230395715
    Abstract: The present disclosure relates to semiconductor structures and, more particularly, to a multi-channel replacement metal gate device and methods of manufacture. The structure includes: a fully depleted semiconductor on insulator substrate; a plurality of fin structures over the fully depleted semiconductor on insulator substrate; and a metal gate structure spanning over the plurality of fin structures and the fully depleted semiconductor on insulator substrate.
    Type: Application
    Filed: June 2, 2022
    Publication date: December 7, 2023
    Inventors: Haiting WANG, Hong YU, Zhenyu HU
  • Patent number: 11810969
    Abstract: The present disclosure relates to semiconductor structures and, more particularly, to a lateral bipolar transistor and methods of manufacture. A structure includes: an intrinsic base comprising semiconductor material in a channel region of a semiconductor substrate; an extrinsic base vertically above the intrinsic base; a raised collector region on the semiconductor substrate and laterally connected to the intrinsic base; and a raised emitter region on the semiconductor substate and laterally connected to the intrinsic base.
    Type: Grant
    Filed: October 25, 2021
    Date of Patent: November 7, 2023
    Assignee: GLOBALFOUNDRIES U.S. INC.
    Inventors: Haiting Wang, Alexander Derrickson, Jagar Singh, Vibhor Jain, Andreas Knorr, Alexander Martin, Judson R. Holt, Zhenyu Hu
  • Patent number: 11784224
    Abstract: The disclosure provides a lateral bipolar transistor structure with a base layer over a semiconductor buffer, and related methods. A lateral bipolar transistor structure may include an emitter/collector (E/C) layer over an insulator. The E/C layer has a first doping type. A semiconductor buffer is adjacent the insulator. A base layer is on the semiconductor buffer and adjacent the E/C layer, the base layer including a lower surface below the E/C layer and an upper surface above the E/C layer. The base layer has a second doping type opposite the first doping type.
    Type: Grant
    Filed: November 17, 2021
    Date of Patent: October 10, 2023
    Assignee: GlobalFoundries U.S. Inc.
    Inventors: Hong Yu, Jagar Singh, Zhenyu Hu, John J. Pekarik
  • Publication number: 20230299181
    Abstract: The present disclosure generally relates to semiconductor structures and, more particularly, to single fin structures and methods of manufacture. The structure includes: an active single fin structure; a plurality of dummy fin structures on opposing sides of the active single fin structure; source and drain regions formed on the active single fin structure and the dummy fin structures; recessed shallow trench isolation (STI) regions between the dummy fin structures and the active single fin structure and below a surface of the dummy fin structures; and contacts formed on the source and drain regions of the active single fin structure with a spacing of at least two dummy fin structures on opposing sides of the contacts.
    Type: Application
    Filed: May 26, 2023
    Publication date: September 21, 2023
    Inventors: Haiting WANG, Hong YU, Zhenyu HU
  • Publication number: 20230238452
    Abstract: A structure is provided, the structure may comprise an active layer arranged over a buried oxide layer, the active layer having a top surface. The top surface of the active layer may have a first portion and a second portion. A barrier stack may be arranged over the first portion of the top surface of the active layer. The barrier stack may include a barrier layer. The second portion of the top surface of the active layer may be adjacent to the barrier stack. A fin may be spaced from the first portion of the top surface of the active layer by the barrier stack, the fin having a first side surface, a second side surface opposite to the first side surface and a top surface. A dielectric layer may be arranged on the first side surface, the second side surface and the top surface of the fin, and the second portion of the top surface of the active layer. A metal layer may be arranged over the dielectric layer.
    Type: Application
    Filed: January 27, 2022
    Publication date: July 27, 2023
    Inventors: HONG YU, HAITING WANG, ZHENYU HU
  • Patent number: 11705508
    Abstract: The present disclosure generally relates to semiconductor structures and, more particularly, to single fin structures and methods of manufacture. The structure includes: an active single fin structure; a plurality of dummy fin structures on opposing sides of the active single fin structure; source and drain regions formed on the active single fin structure and the dummy fin structures; recessed shallow trench isolation (STI) regions between the dummy fin structures and the active single fin structure and below a surface of the dummy fin structures; and contacts formed on the source and drain regions of the active single fin structure with a spacing of at least two dummy fin structures on opposing sides of the contacts.
    Type: Grant
    Filed: August 10, 2021
    Date of Patent: July 18, 2023
    Assignee: GLOBALFOUNDRIES U.S. INC.
    Inventors: Haiting Wang, Hong Yu, Zhenyu Hu
  • Publication number: 20230197849
    Abstract: A structure is provided, the structure comprising a substrate and a first silicon germanium fin over the substrate. A first silicon germanium layer may be arranged in the substrate, whereby the first silicon germanium layer may be coupled to the first silicon germanium fin. A second silicon germanium layer may be arranged in the substrate, whereby the second silicon germanium layer may be coupled to the first silicon germanium fin.
    Type: Application
    Filed: December 16, 2021
    Publication date: June 22, 2023
    Inventors: HONG YU, HAITING WANG, ZHENYU HU
  • Publication number: 20230071998
    Abstract: Structures for a bipolar junction transistor and methods of fabricating a structure for a bipolar junction transistor. The structure includes a collector having a first semiconductor layer, an emitter having a second semiconductor layer, an intrinsic base including nanosheet channel layers positioned with a spaced arrangement in a layer stack, and a base contact laterally positioned between the first and second semiconductor layers. Each nanosheet channel layer extends laterally from the first semiconductor layer to the second semiconductor layer. Sections of the base contact are respectively positioned in spaces between the nanosheet channel layers. The structure further includes first spacers laterally positioned between the sections of the base contact and the first semiconductor layer, and second spacers laterally positioned between the sections of the base contact and the second semiconductor layer.
    Type: Application
    Filed: December 15, 2021
    Publication date: March 9, 2023
    Inventors: Haiting Wang, Hong Yu, Zhenyu Hu
  • Publication number: 20230067523
    Abstract: Embodiments of the disclosure provide a lateral bipolar transistor with a base layer of varying horizontal thickness, and related methods to form the same. A lateral bipolar transistor may include an emitter/collector (E/C) layer on a semiconductor layer. A first base layer is on the semiconductor layer and horizontally adjacent the E/C layer. The first base layer has a lower portion having a first horizontal width from the E/C layer. The first base layer also has an upper portion on the lower portion, with a second horizontal width from the E/C layer greater than the first horizontal width. A second base layer is on the first base layer and adjacent a spacer. The upper portion of the first base layer separates a lower surface of the second base layer from the E/C layer.
    Type: Application
    Filed: November 30, 2021
    Publication date: March 2, 2023
    Inventors: Haiting Wang, Hong Yu, Zhenyu Hu, Alexander M. Derrickson
  • Publication number: 20230061482
    Abstract: The disclosure provides a lateral bipolar transistor structure with a base layer over a semiconductor buffer, and related methods. A lateral bipolar transistor structure may include an emitter/collector (E/C) layer over an insulator. The E/C layer has a first doping type. A semiconductor buffer is adjacent the insulator. A base layer is on the semiconductor buffer and adjacent the E/C layer, the base layer including a lower surface below the E/C layer and an upper surface above the E/C layer. The base layer has a second doping type opposite the first doping type.
    Type: Application
    Filed: November 17, 2021
    Publication date: March 2, 2023
    Inventors: Hong Yu, Jagar Singh, Zhenyu Hu, John J. Pekarik
  • Patent number: D987705
    Type: Grant
    Filed: June 10, 2021
    Date of Patent: May 30, 2023
    Assignee: SHENZHEN HOLATEK CO., LTD.
    Inventors: Luwei Ma, Dilong He, Qianshang Chen, Yusen Wang, Haitian Wang, Enyang Zhu, Jiachen Liu, Gang Zhao, Zhenyu Hu
  • Patent number: D996504
    Type: Grant
    Filed: June 10, 2021
    Date of Patent: August 22, 2023
    Assignee: SHENZHEN HOLATEK CO., LTD.
    Inventors: Haitian Wang, Gang Zhao, Sidney Wilson Nai, Enyang Zhu, Jiachen Liu, Zhenyu Hu
  • Patent number: D1006095
    Type: Grant
    Filed: June 10, 2021
    Date of Patent: November 28, 2023
    Assignee: SHENZHEN HOLATEK CO., LTD.
    Inventors: Haitian Wang, Gang Zhao, Sidney Wilson Nai, Enyang Zhu, Jiachen Liu, Zhenyu Hu