Integrated circuit with separate supply voltage for memory that is different from logic circuit supply voltage

- Apple

In one embodiment, an integrated circuit includes at least one logic circuit supplied by a first supply voltage and at least one memory circuit coupled to the logic circuit and supplied by a second supply voltage. The memory circuit is configured to be read and written responsive to the logic circuit even if the first supply voltage is less than the second supply voltage during use. In another embodiment, a method includes a logic circuit reading a memory cell, the logic circuit supplied by a first supply voltage; and the memory cell responding to the read using signals that are referenced to the first supply voltage, wherein the memory cell is supplied with a second supply voltage that is greater than the first supply voltage during use.

Skip to: Description  ·  Claims  ·  References Cited  · Patent History  ·  Patent History
Description

This application is a continuation of U.S. patent application Ser. No. 15/133,400, filed Apr. 20, 2016 and now U.S. Pat. No. 9,672,901, which is a continuation of U.S. patent application Ser. No. 14/807,982, filed on Jul. 24, 2015 and now U.S. Pat. No. 9,343,139, which is a continuation of U.S. patent application Ser. No. 14/467,633, filed Aug. 25, 2014 and now U.S. Pat. No. 9,129,708, which is a continuation of U.S. patent application Ser. No. 14/095,648, filed on Dec. 3, 2013 and now U.S. Pat. No. 8,848,463, which is a continuation of U.S. patent application Ser. No. 13/787,894, filed on Mar. 7, 2013, and now U.S. Pat. No. 8,625,368, which is a continuation of U.S. patent application Ser. No. 13/617,344, filed on Sep. 14, 2012 and now U.S. Pat. No. 8,416,635, which is a continuation of U.S. patent application Ser. No. 13/155,097, filed on Jun. 7, 2011 and now U.S. Pat. No. 8,289,785, which is a continuation of U.S. patent application Ser. No. 12/791,080, filed on Jun. 1, 2010 and now U.S. Pat. No. 8,098,534, which is a divisional of U.S. patent application Ser. No. 12/325,476, filed on Dec. 1, 2008 and now U.S. Pat. No. 7,760,559, which is a continuation of U.S. patent application Ser. No. 12/034,071, filed on Feb. 20, 2008 and now U.S. Pat. No. 7,474,571, which is a divisional of U.S. patent application Ser. No. 11/173,565, filed on Jul. 1, 2005 and now U.S. Pat. No. 7,355,905. The above applications and/or patents are incorporated herein by reference in their entirety.

BACKGROUND

Technical Field

Embodiments described herein are related to the field of integrated circuits including integrated memories such as static random access memory (SRAM) and, more particularly, to supplying power to such integrated circuits.

Description of the Related Art

As the number of transistors included on a single integrated circuit “chip” has increased and as the operating frequency of the integrated circuits has increased, the management of power consumed by an integrated circuit has continued to increase in importance. If power consumption is not managed, meeting the thermal requirements of the integrated circuit (e.g. providing components required to adequately cool the integrated circuit during operation to remain within thermal limits of the integrated circuit) may be overly costly or even infeasible. Additionally, in some applications such as battery powered devices, managing power consumption in an integrated circuit may be key to providing acceptable battery life.

Power consumption in an integrated circuit is related to the supply voltage provided to the integrated circuit. For example, many digital logic circuits represent a binary one and a binary zero as the supply voltage and ground voltage, respectively (or vice versa). As digital logic evaluates during operation, signals frequently transition fully from one voltage to the other. Thus, the power consumed in an integrated circuit is dependent on the magnitude of the supply voltage relative to the ground voltage. Reducing the supply voltage generally leads to reduced power consumption. However, there are limits to the amount by which the supply voltage may be reduced.

One limit to the reduction of supply voltage that is experienced in integrated circuits that integrate memories (such as SRAM) is related to the robustness of the memory. As supply voltage decreases below a certain voltage, the ability to reliably read and write the memory decreases. The reduced reliability may have several sources. The resistances of some devices in the memory (e.g. the pass gate transistors that couple bit lines to memory cells in an SRAM) may change as the supply voltage falls. The changed resistance may impact the ability to overdrive the memory cell for a write or to discharge the bit line for a read. Additionally, in some designs, the transistors in the memory are high threshold voltage (high VT) transistors. That is, the threshold voltage at which the transistors activate (or “turn on” actively conduct current) is higher than other transistors in the integrated circuit. The threshold voltage of such transistors does not scale well with supply voltage. Accordingly, the “trip point” (the point at which a write to a memory cell occurs) as a percentage of the supply voltage worsens as the supply voltage is decreased. As an example, in one current integrated circuit manufacturing process, a supply voltage below about 0.9 volts results in reduced ability to write the memory reliably. Similarly, the ability to quickly and/or reliably read the memory decreases. Accordingly, the supply voltage at which the robustness of the memory begins to be impacted has served as a floor to reducing the supply voltage to an integrated circuit that includes memory.

SUMMARY

In one embodiment, an integrated circuit comprises at least one logic circuit supplied by a first supply voltage and at least one memory circuit coupled to the logic circuit and supplied by a second supply voltage. The memory circuit is configured to be read and written responsive to the logic circuit even if the first supply voltage is less than the second supply voltage during use.

In another embodiment, a method comprises a logic circuit reading a memory cell, the logic circuit supplied by a first supply voltage; and the memory cell responding to the read using signals that are referenced to the first supply voltage, wherein the memory cell is supplied with a second supply voltage that is greater than the first supply voltage during use.

BRIEF DESCRIPTION OF THE DRAWINGS

The following detailed description makes reference to the accompanying drawings, which are now briefly described.

FIG. 1 is a block diagram of one embodiment of an integrated circuit.

FIG. 2 is a block diagram of one embodiment of a memory circuit shown in FIG. 1.

FIG. 3 is a circuit diagram of one embodiment of a memory array shown in FIG. 2.

FIG. 4 is a circuit diagram of one embodiment of a level shifter shown in FIG. 2.

FIG. 5 is a circuit diagram of another embodiment of a level shifter shown in FIG. 2.

FIG. 6 is a circuit diagram of one embodiment of a word line driver shown in FIG. 2.

FIG. 7 is a flowchart illustrating one embodiment of a method.

While the embodiments disclosed herein are susceptible to various modifications and alternative forms, specific embodiments thereof are shown by way of example in the drawings and will herein be described in detail. It should be understood, however, that the drawings and detailed description thereto are not intended to limit the embodiments to the particular form disclosed, but on the contrary, the intention is to cover all modifications, equivalents and alternatives falling within the spirit and scope of the appended claims.

DETAILED DESCRIPTION OF EMBODIMENTS

Turning now to FIG. 1, a block diagram of one embodiment of an integrated circuit 10 is shown. In the illustrated embodiment, the integrated circuit includes a plurality of logic circuits 12 and a plurality of memory circuits 14. The logic circuits 12 are coupled to the memory circuits 14. The logic circuits 12 are powered by a first supply voltage provided to the integrated circuit 10 (labeled VL in FIG. 1). The memory circuits 14 are powered by a second power supply voltage provided to the integrated circuit 10 (labeled VM in FIG. 1). In the illustrated embodiment, the memory circuits 14 are also powered by the VL supply voltage, as will be explained in more detail for certain embodiments below. The integrated circuit 10 may generally comprise the logic circuits 12 and the memory circuits 14 integrated onto a single semiconductor substrate (or chip).

The logic circuits 12 may generally implement the operation for which the integrated circuit is designed. The logic circuits 12 may generate various values during operation, which the logic circuits 12 may store in the memory circuits 14. Additionally, the logic circuits 12 may read various values from the memory circuits 14 on which to operate. For example, in various embodiments, the memory circuits 14 may include memory used for caches, register files, integrated-circuit-specific data structures, etc. The memory circuits 14 may implement any type of readable/writeable memory. In an example below, an SRAM memory will be used. It is noted that, while the illustrated embodiment includes a plurality of logic circuits 12 and a plurality of memory circuits 14, various embodiments may include at least one logic circuit 12 and at least one memory circuit 14.

Generally, if a logic circuit 12 is to access a memory circuit 14, the logic circuit 12 may generate various control signals to the memory circuit 14. For example, the control signals may include an address identifying the memory location in the memory circuit 14 that is to be accessed, a read enable signal which may be asserted to perform a read, and a write enable signal which may be asserted to perform a write. For a read, the memory circuit 14 may output data to the logic circuit 12. For a write, the logic circuit 12 may supply data to the memory circuit 14 for storage.

By separating the supply voltage for the logic circuits 12 and the memory circuits 14, the supply voltage for the logic circuits 12 (VL) may be reduced below the level at which the memory circuits 14 may operate robustly. The supply voltage for the memory circuits 14 (VM) may be maintained at the minimum supply voltage that provides for robust memory operation (or greater, if desired). Thus, the VL supply voltage may be less than the VM supply voltage during use. At other times, the VL supply voltage may exceed the VM supply voltage during use (e.g. at times when higher performance is desired and higher power consumption is acceptable to achieve the higher performance). Alternatively, the VM supply voltage may be increased to match the VL supply voltage if the VL supply voltage would otherwise exceed the VM supply voltage.

Generally, a supply voltage may be a voltage provided to a circuit to power the circuit, providing the electrical energy to permit the circuit to generate one or more outputs responsive to one or more inputs. At various points herein, supply voltages may be referred to as being greater than or less than other supply voltages. That is, the magnitude of the voltage may be greater than (or less than) the magnitude of the other voltage.

Turning now to FIG. 2, a block diagram of one embodiment of a memory circuit 14A is shown. The memory circuit 14A may be one of the memory circuits 14. Other memory circuits 14 may be similar. In the embodiment of FIG. 2, the memory circuit 14A includes a level shifter circuit 20, a set of word line driver circuits 22, a memory array 24, a clock gater circuit 26, and a control signal generator circuit 28. The level shifter 20 and the word line drivers 22 are supplied by the VM supply voltage. The memory array 24 and the control signal generator 28 are supplied by both the VM and the VL supply voltages. The clock gater 26 is supplied by the VL supply voltage. The level shifter 20 and the clock gater 26 are coupled to receive a clock input (gclk) and one or more enable inputs (En) from the logic circuits 12. The clock gater 26 is configured to generate a clock output (clk) to the word line drivers 22 and the level shifter 20 is also configured to generate a clock output (clk_e) to the word line drivers 22. The word line drivers 22 are further coupled to receive one or more address inputs (Addr inputs) from the logic circuits 12. The word line drivers 22 are configured to generate a set of word lines to the memory array 24 (WL0 . . . WLN). The memory array 24 is further coupled to receive data (Din) and provide data (Dout) to/from the logic circuits 12. Additionally, the memory array 24 is coupled to receive various control signals from the control signal generator 28. For example, the control signals may include a write enable (WE) signal and a read enable (RE) signal. The control signals may also include a precharge (PChg) signal, and any other desired control signals. The control signal generator 28 may generate the control signals for the memory array 24 from corresponding control inputs from the logic circuits 12, and may level shift control signals, in some embodiments.

The memory array 24 may comprise a plurality of memory cells that are supplied by the VM supply voltage. However, the memory circuit 14A is designed to provide for access to the memory array 24 by the logic circuits 12, even if the logic circuits 12 are supplied with a VL supply voltage that is less than the VM supply voltage. Each memory cell is activated for access (read or write) by one of the word lines WL0 . . . WLN coupled to that memory cell. One or more memory cells coupled to the same word line form a “word” for access in the memory array 24. That is, the bits of the word may be read/written as a group. The width of the word may thus be the width of the Din and Dout signals from the memory array 24.

Since the memory cells are supplied by the VM supply voltage, the word lines may also be supplied by the VM supply voltage. That is, when a word line is asserted high, the word line may be at approximately a VM voltage. Thus, the word line drivers 22 are supplied with the VM supply voltage.

The word line drivers 22 activate a given word line based on address inputs from the logic circuits 12. The address identifies the word in the memory array 24 to be accessed for a given access generated by the logic circuits 12. In some embodiments, the logic circuits 12 may include circuits that partially or fully decode the address, and the address inputs may be the partially or fully decoded address. Alternatively, the word line drivers 22 may implement the full decode function and the address inputs may encode the address. Generally, each different address causes a different word line WL0 to WLN to be asserted.

Since the word line drivers 22 are supplied with the VM supply voltage, inputs to the word line drivers 22 that are coupled to the gates of p-type metal oxide semiconductor (PMOS) transistors in the word line drivers 22 may be driven to a VM voltage when driven high (to ensure that the PMOS transistors, which are supplied with a VM supply voltage, are fully turned off when the gate is driven high). That is, if the gate of the PMOS transistor is driven to a voltage less than the VM supply voltage on its source, the gate to source voltage of the PMOS transistor is still negative and thus the PMOS transistor may still be active even though it is logically intended to be inactive. If the word line drivers 22 were designed with static complementary MOS (CMOS) circuits, each input would be coupled to the gate of a PMOS transistor and would be driven to a VM voltage when driven high. In one embodiment, the word line drivers 22 may be implemented with dynamic logic gates. Thus, the clock signal that precharges the circuit (clk_e) is coupled to the gate of a PMOS transistor and may be driven to a VM voltage. Other signals, coupled to the gates of n-type MOS (NMOS) transistors, may be driven with the VL voltage. Thus, the address inputs from the logic circuits 12 may be provided directly to the word line drivers 22 (without level shifting). Additionally, the clk signal from the clock gater 26 (supplied with the VL voltage and thus driven to the VL voltage when driven high) may be provided directly to the word line drivers 22.

The level shifter 20 is configured to generate the clk_e signal responsive to the gclk signal and the En signal. If the En signal (or signals) indicate that the clock is enabled for the current clock cycle, the level shifter 20 may generate the clk_e signal by level shifting the gclk signal such that the high assertion of the clk_e signal is at a VM voltage. If the En signal (or signals) indicate that the clock is disabled, the level shifter 20 may hold the clk_e signal steady at a low level (ground). In other implementations, the level shifter 20 may hold the clk_e signal steady at a high level (VM) if the En signal (or signals) indicate that the clock is disabled. The gclk signal, provided from the logic circuits 12, may be at a VL voltage when asserted high.

Generally, a level shifter circuit may be a circuit configured to level shift an input signal to produce an output signal. Level shifting a signal may refer to changing the high assertion of the signal from one voltage to another. Level shifting may be performed in either direction (e.g. the voltage after level shifting may be higher or lower than the voltage before level shifting). In some embodiments, the low assertion may remain the ground voltage supplied to the integrated circuit 10 (not shown in the figures, often referred to as VSS). A signal that is driven to a high assertion equal to a given supply voltage may be referred to as in the “domain” of that supply voltage or “referenced to” that supply voltage.

While the present embodiment provides enable signals and the level shifter 20 has a clock gating function in addition to a level shifting function, other embodiments may not include the enable signals and may unconditionally generate the output signal from the input signals. Furthermore, in other embodiments, a level shifter 20 that does not integrate the enable/disable function may be used with a clock gater similar to clock gater 26. The output of a clock gater may be level shifted by such a level shifter, for example. Furthermore, a level shifter 20 that does not implement the enable/disable function may be used without a clock gater 26 (e.g. for control signal generation in the control signal generator 28). Additionally, other embodiments may employ other constructions of the word line drivers 22 and additional signals input to the word line drivers 22 may be level shifted.

The clock gater 26 generates the clk signal responsive to the En signal (or signals) and the gclk signal (similar to the discussion above for the level shifter). If the En signal (or signals) indicate that the clock is enabled for the current clock cycle, the clock gater 26 may generate the clk signal responsive to the gclk signal. If the En signal (or signals) indicate that the clock is disabled, the clock gater 26 may hold the clk signal steady at a low level (ground). In other implementations, the clock gater 26 may hold the clk signal steady at a high level (VL) if the En signal (or signals) indicate that the clock is disabled. In other embodiments, the clock gater 26 may be eliminated and the clk_e signal may be used in place of the clk signal in the word line drivers 22.

In some embodiments, the delay through the level shifter 20 may be approximately the same as the delay through the clock gater 26. In such embodiments, the impact of the level shifter 20 on the critical timing path of the integrated circuit 10 (if any) may be minimized.

As mentioned above, the memory circuit 14A is designed to provide read/write access to the memory array 24 even if the VM supply voltage is higher than the VL supply voltage. The level shifter 20 level-shifting input signals and the word line drivers 22 operating at the VM voltage provide the start of an access. The Din and Dout signals provide the data in (for a write) or the data out (for a read), and thus are in the VL domain used by the logic circuits 12 in this embodiment. The memory array 24 may also be supplied with the VL voltage, and may be configured to operate with the Din and Dout signals in the VL domain. In other embodiments, the Din and Dout signals may be level shifted between the VL and VM domains, or only the Din signals may be level shifted and the Dout signals may be in the VM domain.

In one embodiment, at least the sense amplifier (senseamp) circuits in the memory array 24 that sense the bits read from the memory cells are supplied with the VL voltage. Thus, the senseamps may also provide a level shift to the VL domain for the Dout signals. In another embodiment, the senseamp circuits may be supplied with the VM voltage and the Dout signals may be in the VM domain. In another implementation, the bit lines coupled to the memory cells to communicate the bits into and out of the memory cells may be in the VL domain and thus other circuitry that is coupled to the bit lines may be supplied with the VL supply voltage (except for the memory cells themselves).

As mentioned previously, signals in the VL domain that are coupled to the gates of PMOS transistors that are supplied by the VM supply voltage may be level shifted. Thus, in various embodiments, some of the control signals provided to the memory array 24 may be level-shifted. The control signal generator 28 may provide the level shifting, as needed, in various embodiments. If a given control signal is not level shifted, the control signal generator 28 may generate the control signal using circuitry supplied by the VL supply voltage. If a given control signal is level shifted, the control signal generator 28 may include a level shifter to shift to the VM domain.

Turning now to FIG. 3, a circuit diagram of a portion of one embodiment of the memory array 24 is shown. The portion shown in FIG. 3 may correspond to bit 0 of the Din and Dout signals (shown as Din0 and Dout0, respectively, in FIG. 3). Other portions similar to the portion shown in FIG. 3 may be implemented for other bits in the Din/Dout word. In the embodiment of FIG. 3, the memory array 24 includes bit line driver circuits 30, memory cells 32A-32N, a bit line precharge circuit 34, a bit line hold circuit 36, and a senseamp 38. The memory cells 32A-32N are supplied with the VM supply voltage. The bit line drivers 30, the bit line precharge circuit 34, the bit line hold circuit 36, and the senseamp 38 are supplied by the VL supply voltage. The bit line drivers 30, the memory cells 32A-32N, the bit line precharge circuit 34, the bit line hold circuit 36, and the senseamp 38 are coupled to a pair of bit lines (BL and BL bar, the latter labeled as BL with a bar over it in FIG. 3). The memory cell 32A is coupled to word line WL0, and the memory cell 32N is coupled to the word line WLN. Other memory cells, not explicitly shown in FIG. 3 but indicated by the ellipses between the memory cells 32A and 32N, are coupled to other word lines. The bit line precharge circuit 34 is coupled to a precharge input signal (PChg in FIG. 3) that is in the VL domain in the present embodiment. The bit line drivers 30 are coupled to receive the Din0 signal and the write enable (WE) signal. The senseamp 38 is coupled to the Dout0 signal and the read enable (RE) signal.

The memory cell 32A is shown in more detail in FIG. 3, and the other memory cells such as memory cell 32N may be similar. The memory cell 32A in FIG. 3 includes a typical CMOS SRAM cell comprising cross-coupled inverters 40A-40B coupled to the bit lines through NMOS transistors T1 and T2. In some embodiments, the transistors in the memory cells 32A-32N may be high VT transistors. The gates of the transistors T1 and T2 are coupled to the word line WL0. Accordingly, when the word line WL0 is asserted high, the transistors T1 and T2 provide a conductive path between the inverters 40A-40B and the bit lines. Since the word lines are in the VM domain, the transistors T1 and T2 may have a resistance, when activated, as designed for the memory array 24. The resistance is related to the gate to source voltage of the transistors T1 and T2. The resistance of the transistors T1 and T2, as compared to transistors in the inverters 40A-40B which are also powered with the VM voltage, may scale with the VM voltage.

Generally, the bit lines may be used to transfer a bit into and out of a memory cell 32A-32N that is activated using the corresponding word line. The bit lines represent the bit differentially, with BL being the true value of the bit and BL bar being the complement of the bit.

To perform a write operation, the bit line drivers 30 may be activated by asserting the WE signal. The bit line drivers 30 drive the Din0 bit on the BL line, and the complement of the Din0 bit on the BL bar line. The write of the memory cell 32A-32N may primarily be accomplished by the bit line that is driven low, and thus driving the bit lines in the VL domain may be sufficient to reliably write the memory cell. For example, if the memory cell 32A is currently storing a binary 1 and is being written to a zero, the bit line drivers 30 drive the BL line low and the BL bar line to VL. The PMOS transistor in the inverter 40B is attempting to hold the output of the inverter 40B at a logical one (VM voltage). The bit line drivers 30 are designed to overdrive the transistors in the inverters 40A-40B, and thus the output of the inverter 40B (input of the inverter 40A) is driven toward zero. The output of the inverter 40A switches to a binary one as well, disabling the PMOS transistor in the inverter 40B and completing the flip of the memory cell 32A. Thus, in the illustrated embodiment, the WE signal and the Din0 signal may not be level shifted to the VM domain.

In other embodiments, the bit lines may be in the VM domain. The bit line drivers 30 may be dynamic, or may receive level-shifted Din0 and WE signals in such embodiments. The bit line drivers 30 may further be supplied by the VM supply voltage in such embodiments.

For read operations, the bit lines may be precharged prior to activating a memory cell 32A-32N via a corresponding word line. The activated memory cell 32A-32N discharges one of the bit lines based on the stored value of the memory cell, and the senseamp 38 detects the differential between the bit lines and amplifies the differential to produce the output bit Dout0. Since a differential is being sensed, as long as the bit lines are balanced at about the same voltage prior to the start of the read, the correct value may be read. Accordingly, operating the bit lines in the VL domain may also be sufficient for read operations. In other embodiments, if the bit lines are in the VM domain (e.g. if the bit line precharge circuit 34 and the bit line hold circuit 36 are supplied with the VM supply voltage), the senseamp 38 may provide the level shifting of the signals back to the Dout0 signal in the VL domain. In still other embodiments, the Dout0 signal may be in the VM domain and the senseamp 38 may also be powered by the VM supply voltage.

The senseamp 38 may comprise any sense amplifier circuit that is coupled to receive a pair of bit lines and sense a differential between the pair to drive an output bit. In other embodiments, the senseamp 38 may output a differential pair of bits with full signal swing, amplified from the sensed differential on the bit lines. For example, a differential of about 100 millivolts on the bit lines may be sufficient for the senseamp 38 to detect the difference. The senseamp 38 in the illustrated embodiment is controlled by the RE signal. In the illustrated embodiment, the RE signal is not level shifted to the VM domain. In other embodiments in which the senseamp 38 is supplied with the VM voltage, the RE signal may be level shifted to the VM domain if it is coupled to one or more PMOS transistors in the senseamp 38 that are also coupled to the VM supply voltage.

The bit line precharge circuit 34 is supplied by the VL supply voltage, and may precharge the bit lines responsive to the assertion (low) of the PChg signal to prepare the bit lines for a read. In the illustrated embodiment, the bit line precharge circuit 34 may comprise PMOS transistors having their gates coupled to the precharge signal. The PMOS transistors shown vertically in FIG. 3 may precharge the bit lines, and the horizontal PMOS transistor may provide balancing of the voltage on the bit lines. In other embodiments, two bit line precharge circuits may be used. One bit line precharge circuit may be used if the previous operation was a read, since the bit lines are not fully discharged in a read operation. Both precharge circuits may be used if the previous operation was a write, to precharge the bit line that was fully (or almost fully) discharged to a voltage near ground. As mentioned previously, in other embodiments the bit line precharge circuit 34 may be supplied by the VM supply voltage and the PChg signal may be level shifted to the VM domain in such embodiments.

The bit line hold circuit 36 may be provided to hold the precharge on one of the bit lines during a read or write operation responsive to the other bit line falling. As mentioned previously, in other embodiments the bit line hold circuit 36 may be supplied by the VM supply voltage.

While specific examples of the bit line precharge circuit 34 and the bit line hold circuit 36 are illustrated in FIG. 3, any designs for the bit line precharge circuit 34 and/or the bit line hold circuit 36 may be used in other embodiments.

While the memory cell 32A is shown as a CMOS SRAM cell, other memory cells may be used in other embodiments. Generally, a memory cell may comprise circuitry configured to store a bit and configured to permit reading and writing of the bit.

Turning now to FIG. 4, a circuit diagram of one embodiment 20a of the level shifter 20 is shown. In the embodiment of FIG. 4, the level shifter 20a includes a shifting stage comprising transistors T3-T9 and an output inverter comprising transistors T10-T13. T3 has a source coupled to the VM supply voltage, a gate coupled to a node N1, and a drain coupled to the source of T4. The gates of T4 and T5 are coupled to the gclk signal, and the drains of T4, T5, and T6 are coupled to the node N2. The sources of T5 and T6 are coupled to ground. The gate of T6 is coupled to an inversion of the En signal, output from the inverter 50. The output of the inverter 50 and the gclk signal are inputs to a NOR gate 52, which has its output coupled to the gates of T8 and T9. The source of T9 is coupled to ground. The drains of T8 and T9 are coupled to the node N1. The source of T8 is coupled to the drain of T7, which has its source coupled to the VM supply voltage. The gate of the transistor T7 is coupled to the node N2. The node N1 is the output of the shift stage and supplies the input to the output inverter. The gates of T11 and T12 are coupled to the node N1, and the drains of T11 and T12 are coupled to the clk_e signal. The source of T11 is coupled to the drain of T10, which has its source coupled to the VM supply voltage and its gate coupled to the VL supply voltage. The source of T12 is coupled to the drain of T13, which has its source coupled to ground. The gate of T13 is coupled to the VL supply voltage.

Operation of the shift stage will first be described. For simplicity, the En signal will be assumed asserted to indicate enabled (and thus T6 is disabled and the NOR gate 52 passes the inversion of the gclk signal). When gclk transitions from low to high, T5 is activated and begins discharging node N2. T4 is also deactivated by the gclk transition, isolating the node N2 from T3. As the node N2 discharges, T7 activates and begins charging node N1 to the VM supply voltage (T8 is also activated, and T9 is deactivated, by the transition to low on the output of the NOR gate 52 due to the transition high of the gclk signal). Accordingly, N1 results in the same logical state as the gclk signal, at the VM supply voltage. When gclk transitions from high to low, the output of the NOR gate transitions from low to high and T9 is activated. T9 begins discharging the node N1. T8 is also deactivated by the gclk transition, isolating the node N1 from T7. Thus, the node N1 is discharged to ground. As the node N1 discharges, T3 activates and begins charging node N2 to the VM supply voltage (T4 is also activated by the transition to low of gclk), thus deactivating T7.

T4 and T8 may limit power dissipation during transition, by isolating the nodes N2 and N1, respectively, from T3 and T7, respectively. T3 and T7 may be delayed in deactivating with respect to the activation of T5 and T9, respectively, since T3 and T7 are deactivated through the charging of nodes N1 and N2, respectively. By isolating T3 and T7 from their respective nodes N2 and N1 when T5 and T9 are activated, T3 and T7 may be prevented from fighting the discharge of their respective nodes N2 and N1. T4 and T8 are optional and may be deleted in other embodiments. In such embodiments, the drains of T3 and T7 may be coupled to the drains of T5 and T9, respectively.

In this embodiment, the level shifter 20a also provides clock gating functionality via the enable signal. If the enable signal is deasserted (low), T6 is activated via the output of the inverter 50 and T8 is activated via the output of the NOR gate 52. T6 discharges node N2 (which activates T7). T7 and T8 in series charge node N1. T3 is deactivated as the node N1 is charged. Thus, the output node N1 may be held steady at the VM supply voltage if the enable signal is deasserted, independent of the state of the gclk signal. In other embodiments, the level shifter 20a may not implement clock gating. In such embodiments, T6 and the inverter 50 may be eliminated, and the NOR gate 52 may be replaced by an inverter having the gclk signal as an input.

The output inverter provides output buffering, which may permit the transistors T3-T9 to be smaller. The output inverter is optional and may be eliminated in other embodiments. T11 and T12 provide the inversion. In the illustrated embodiment, the transistors T10 and T13 are provided to aid in matching the delay of the level shifter 20a to the clock gater 26. These transistors are optional and may be eliminated in other embodiments. In such embodiments, the source of T11 may be coupled to the VM supply voltage and the source of T12 may be coupled to ground. Alternatively, only T10 may be eliminated in other embodiments.

The embodiment of FIG. 4 provides an inversion of the gclk to the clk_e signals. That is, the gclk and clk_e signals may be approximately 180 degrees out of phase (where the delay through the level shifter 20a may account for the signals being somewhat less than 180 degrees out of phase). The embodiment of FIG. 5 is an example of a second embodiment of the level shifter 20 (level shifter 20b) that provides a clk_e approximately in phase with the gclk signal (but lagging due to the delay of the level shifter 20b).

The embodiment of FIG. 5 includes a shift stage comprising T3-T5 and T7-T9 and an output inverter comprising T10-T13. T3-T5, T7-T9, and T10-T13 are coupled to each other and to the nodes N1 and N2 in a manner similar to the embodiment of FIG. 4. T3-T5, T7-T9, and T10-T13 operate similar to the description of FIG. 4 responsive to the high and low inputs on their gate terminals. Comments regarding portions that are optional may be similar to the description of FIG. 4 as well. However, the gates of T4 and T5 are coupled to receive an inversion of the gclk signal, instead of the gclk signal, when the En signal is asserted (through a NAND gate 54). The output of the NAND gate 54 is inverted via the inverter 56, the output of which is coupled to the gates of T8 and T9. Accordingly, the node N1 transitions low if the gclk signal transitions high and the node N1 transitions high if the gclk transitions low. The output clk_e is the inversion of the node N1, and thus is approximately in phase with the gclk signal (lagging by the delay of the level shifter 20b). If the enable signal is deasserted, the output of the NAND gate 54 is high and the output of the inverter 56 is low, thus holding the node N1 steady at the VM supply voltage (and the clk_e at the ground voltage) independent of the gclk signal. Embodiments of the level shifter 20b that do not implement clock gating may replace the NAND gate 54 with an inverter (or may eliminate the NAND gate 54 and may couple the node N2 to the output inverter stage).

FIG. 6 is a circuit diagram of one embodiment of a word line driver 22A, which may be one of the word line drivers 22. Other word line drivers 22 may be similar. The word line driver 22A generates the WL0 word line in this embodiment. The word line driver 22A illustrates one embodiment of a dynamic circuit for driving the word line WL0. In the illustrated embodiment, the word line driver 22A includes transistors T14-T18 and an inverter 60 supplied by the VM supply voltage. T14 has a source coupled to the VM supply voltage, a gate coupled to the clk_e clock signal from the level shifter 20, and a drain coupled to the node N3. T15-T17 are coupled in series, with T15 having its drain coupled to the node N3 and T17 having its source coupled to ground. The gates of T15 and T16 are coupled to receive address inputs A1 and A2, and the gate of T17 is coupled to the clk clock signal from the clock gater 26. The input of the inverter 60 and the drain of T18 are coupled to the node N3. The output of the inverter 60 is the word line WL0, and is also coupled to the gate of T18, which has its source coupled to the VM supply voltage.

The word line driver 22A is a dynamic NAND gate in this embodiment. Thus, T14 precharges the node N3 in response to a deassertion of clk_e, and is deactivated in response to an assertion of clk_e. Since clk_e has been level shifted to the VM domain, the assertion of clk_e is to the VM voltage and thus T14 may be fully deactivated while clk_e is asserted.

While clk_e is asserted, clk may be asserted to cause an evaluation of the dynamic NAND gate. If both of the A1 and A2 inputs are asserted, the transistors T15-T17 discharge the node N3 and the word line WL0 is asserted (driven to the VM supply voltage by the inverter 60). If one or both of A1 and A2 inputs are deasserted, the node N3 is not discharged and the word line WL0 is not asserted. T18 may serve as a keeper if the node N3 is not discharged, preventing the node N3 from floating.

Since the clk clock signal and the inputs A1-A2 are not coupled to PMOS transistors (and thus do not require VM voltage level to ensure that a PMOS is deactivated when the PMOS's source is coupled to the VM supply voltage), the clk clock signal and the A1-A2 inputs may be in the VL domain.

While a two input dynamic NAND gate is shown in the embodiment of FIG. 6, any logic function on any number of inputs may be implemented in other embodiments.

Turning now to FIG. 7, a flowchart illustrating one embodiment of a method is shown. The logic circuits 12 may read and/or write the memory circuits 14 (block 70). The memory circuits 14 may respond to reads using VL signals (that is, signals in the VL domain or referenced to VL—block 72). The memory circuits may store write data provided using VL signals (block 74).

Numerous variations and modifications will become apparent to those skilled in the art once the above disclosure is fully appreciated. It is intended that the following claims be interpreted to embrace all such variations and modifications.

Claims

1. An integrated circuit comprising:

a logic circuit in a first voltage domain, the first voltage domain corresponding to a first power supply voltage having a first power supply voltage value during use; and
a memory circuit coupled to the logic circuit, wherein: the logic circuit is configured to access data in the memory circuit; the memory circuit comprises a plurality of memory cells; the plurality of memory cells are in a second voltage domain corresponding to a second power supply voltage having a second power supply voltage value different from the first power supply voltage value for at least some memory operations during use; and the memory circuit further comprises an interface circuit between the first voltage domain and the second voltage domain, and the interface circuit is configured to convert one or more inputs to the memory circuit from the logic circuit from the first voltage domain to the second voltage domain.

2. The integrated circuit as recited in claim 1 wherein the interface circuit comprises a level shifting circuit that incorporates at least one logic function into the conversion of the one or more inputs.

3. The integrated circuit as recited in claim 2 wherein the level shifting circuit converts a first input of the one or more inputs from the first voltage domain to the second voltage domain.

4. The integrated circuit as recited in claim 3 wherein the logic function is a clock gating logic function and the first input is a precharge clock for the memory circuit.

5. The integrated circuit as recited in claim 4 wherein an output of the level shifting circuit is input to one or more word line driver circuits of the memory circuit.

6. The integrated circuit as recited in claim 1 wherein the interface circuit is further configured to convert data output from the plurality of memory cells from the second voltage domain to the first voltage domain.

7. The integrated circuit as recited in claim 6 wherein the interface circuit comprises at least one sense amplifier configured to sense data from the plurality of memory cells.

8. The integrated circuit as recited in claim 7 wherein the sense amplifier is configured to convert the data output from the plurality of memory cells to the first voltage domain.

9. The integrated circuit as recited in claim 1 further comprising a plurality of input conductors to the integrated circuit, wherein the first power supply voltage is supplied on one or more first input conductors of the plurality of input conductors.

10. The integrated circuit as recited in claim 9 wherein the second power supply voltage is supplied on one or more second input conductors of the plurality of input conductors that are separate from the first input conductors.

11. An integrated circuit comprising:

a logic circuit in a first voltage domain, the first voltage domain corresponding to a first power supply and a first power supply voltage having a first power supply voltage value during use; and
a memory circuit coupled to the logic circuit, wherein: the logic circuit is configured to read and write to the memory circuit; the memory circuit comprises a plurality of memory cells; the plurality of memory cells are in a second voltage domain, the second voltage domain corresponding to a second power supply voltage having a second power supply voltage value different from the first power supply voltage value at least for at least a subset of memory operations during use; and the memory circuit further comprising an interface between the first and second voltage domains comprising level shifting circuitry operable to: convert voltage levels of one or more of address, timing, control, address, and input data output from the logic circuit and input to the memory circuit into voltage levels supplied to the plurality of memory cells, and; convert voltage levels of data output from the plurality of memory cells into voltage levels supplied to the logic circuit.

12. The integrated circuit as recited in claim 11 further comprising a plurality of input conductors to the integrated circuit, wherein the second power supply voltage is supplied on one or more first input conductors of the plurality of input conductors.

13. The integrated circuit as recited in claim 12 wherein the first power supply voltage is supplied on one or more second input conductors of the plurality of input conductors that are separate from the first input conductors.

14. The integrated circuit as recited in claim 11 wherein the level shifting circuitry level shifts a clock to precharge circuitry in the memory circuit.

15. The integrated circuit as recited in claim 14 wherein the level shifting circuitry performs a logic function on the clock during the level shift.

16. The integrated circuit as recited in claim 15 wherein the logic function is clock gating with an input enable signal from the logic circuit.

17. An integrated circuit comprising:

first and second voltage inputs coupled to an external electrical energy source during use, the external electrical energy source providing at least a first voltage on the first voltage input during operation; and
logic circuitry coupled to the first voltage input and receiving electrical energy from the external electrical energy source during operation, wherein: the logic circuitry is operable to access data in a memory; the memory comprises a plurality of memory cells operable to store data; the plurality of memory cells are coupled to the second voltage input; the plurality of memory cells are operable from a second voltage on the second voltage input and provided by the external electrical energy source, and the second voltage is different from the first voltage at least during some time intervals during operation; the integrated circuit further comprises interface circuitry coupling the logic circuitry to the plurality of memory cells: the interface circuitry is coupled to the first and second voltage inputs; the interface circuitry is operable to access data in at least one of the plurality of memory cells operable from the second voltage; and the interface circuitry is operable to convert voltage levels of data output from the at least one of the plurality of memory cells operable from the second voltage to the voltage levels of logic circuitry operable from the first voltage.

18. The integrated circuit as recited in claim 17 wherein the interface circuitry is further configured to convert voltage levels of one or more inputs from the logic circuitry to the memory from the first voltage to the second voltage.

19. The integrated circuit as recited in claim 18 wherein interface circuitry comprises level shifting circuitry that also performs a logic function on the one or more inputs during the data conversion.

20. The integrated circuit as recited in claim 19 wherein the logic function is clock gating of a clock signal in the level shifting circuitry with an input enable signal.

Referenced Cited
U.S. Patent Documents
3801831 April 1974 Dame
3916430 October 1975 Heuner et al.
4290119 September 15, 1981 Masuda et al.
4843264 June 27, 1989 Galbraith
4879690 November 7, 1989 Anami et al.
5075640 December 24, 1991 Miyazawa
5239503 August 24, 1993 Guo et al.
5303190 April 12, 1994 Pelley, III
5349311 September 20, 1994 Mentzer
5450365 September 12, 1995 Adachi
5467032 November 14, 1995 Lee
5487036 January 23, 1996 Akaogi et al.
5490119 February 6, 1996 Sakurai et al.
5592430 January 7, 1997 Ohtsuki
5668770 September 16, 1997 Itoh et al.
5673232 September 30, 1997 Furutani
5734604 March 31, 1998 Akamatsu et al.
5898232 April 27, 1999 Reents et al.
5903171 May 11, 1999 Shieh
5969995 October 19, 1999 Morishima
6025737 February 15, 2000 Patel et al.
6044035 March 28, 2000 Kohno
6046627 April 4, 2000 Itoh et al.
6141240 October 31, 2000 Madan et al.
6181606 January 30, 2001 Choi et al.
6185145 February 6, 2001 Merritt
6191990 February 20, 2001 Itoh et al.
6201437 March 13, 2001 Kono et al.
6215709 April 10, 2001 Wright et al.
6256252 July 3, 2001 Arimoto
6285579 September 4, 2001 Riedlinger et al.
6314037 November 6, 2001 Shiomi et al.
6370075 April 9, 2002 Haeberli et al.
6384631 May 7, 2002 Wert et al.
6418075 July 9, 2002 Shimano et al.
6426908 July 30, 2002 Hidaka
6426914 July 30, 2002 Dennard et al.
6473321 October 29, 2002 Kishimoto et al.
6486706 November 26, 2002 Ye et al.
6501306 December 31, 2002 Kim et al.
6515918 February 4, 2003 Mizuno et al.
6556471 April 29, 2003 Chappell et al.
6597620 July 22, 2003 McMinn
6603685 August 5, 2003 Hidaka et al.
6630844 October 7, 2003 Chong et al.
6649984 November 18, 2003 Noda et al.
6650589 November 18, 2003 Clark
6657887 December 2, 2003 Higeta et al.
6657911 December 2, 2003 Yamaoka et al.
6661687 December 9, 2003 Lien et al.
6842046 January 11, 2005 Tzartzanis et al.
6715138 March 30, 2004 Braun
6721213 April 13, 2004 Nakayama et al.
6735146 May 11, 2004 Pitts et al.
6756787 June 29, 2004 Ohlhoff et al.
6759881 July 6, 2004 Kizer et al.
6768354 July 27, 2004 Yamazaki et al.
6774696 August 10, 2004 Clark et al.
6784718 August 31, 2004 Okamoto et al.
6897697 May 24, 2005 Yin et al.
6920060 July 19, 2005 Chow et al.
6920071 July 19, 2005 Kawata et al.
6934210 August 23, 2005 Akiba et al.
6940333 September 6, 2005 Chiu et al.
6950367 September 27, 2005 Kaneko
7000214 February 14, 2006 Iadanza et al.
7019559 March 28, 2006 Kouzuma
7039818 May 2, 2006 Deng et al.
7085152 August 1, 2006 Ellis et al.
7085175 August 1, 2006 Remington et al.
7098693 August 29, 2006 Andresen et al.
7113417 September 26, 2006 Pöchmüller
7113445 September 26, 2006 Sancheti et al.
7120061 October 10, 2006 Daga
7145819 December 5, 2006 Penchuk
7161837 January 9, 2007 Park
7193886 March 20, 2007 Bonzo et al.
7235934 June 26, 2007 Hung et al.
7245532 July 17, 2007 Jyouno et al.
7274618 September 25, 2007 Leung
7355454 April 8, 2008 Papaefthymiou et al.
7355905 April 8, 2008 Campbell et al.
7474571 January 6, 2009 Campbell et al.
7515453 April 7, 2009 Rajan
7570527 August 4, 2009 Houston
7760559 July 20, 2010 Campbell et al.
7864597 January 4, 2011 Worley et al.
8098534 January 17, 2012 Campbell
8289785 October 16, 2012 Campbell et al.
8416635 April 9, 2013 Campbell et al.
8625368 January 7, 2014 Campbell et al.
9129708 September 8, 2015 Campbell
20010008491 July 19, 2001 Sumimoto
20030031044 February 13, 2003 Higeta et al.
20040022091 February 5, 2004 Takita et al.
20040113677 June 17, 2004 Clark et al.
20040232944 November 25, 2004 Bu et al.
20050002224 January 6, 2005 Kawata et al.
20050018474 January 27, 2005 Sohn
20050093598 May 5, 2005 Jeon et al.
20050141317 June 30, 2005 Kim et al.
20060104107 May 18, 2006 Remington et al.
20140362639 December 11, 2014 Campbell et al.
Foreign Patent Documents
H08297972 November 1996 JP
H1145582 February 1999 JP
2001014859 January 2001 JP
2001036021 February 2001 JP
2001-157371 June 2001 JP
2003068083 March 2003 JP
Other references
  • PA Semi, “The PWRficient Processor Family,” Oct. 2005, pp. 1-31.
  • Igarashi, et al; “A Low-power Design Method Using Multiple Supply Voltages;” 1997 International Symposium on Low Power Electronics and Design, Aug. 18-20, 1997; pp. 36-41.
  • Barnes; “A 500MHz 64b RISC CPU with 1.5MB On-Chip Cache;” ISSCC. Digest of Technical Papers, p. 86-87, Feb. 1999.
  • Debnath, et al; “The Pentium Processor-90/100, Microarchitecture and Low Power Circuit Design;” VLSID '95 Proceedings of the 8th International Conference on VLSI Design; IEEE Computer Society Washington, DC, USA, Jan. 4-7, 1995; pp. 185-190.
  • Haigh, et al; “A Low-Power 2.5-GHz 90-nm Level 1 Cache and Memory Management Unit;” IEEE Journal of Solid State Circuits, vol. 40, No. 5, May 2005; pp. 1190-1199.
  • Montanaro, et al; “A 160-MHz, 32-b, 0.5-W CMOS RISC Microprocessor;” IEEE Journal of Solid-State Circuits, vol. 31, No. 11, Nov. 1996; pp. 1703-1714.
  • Moshnyaga, et al; “Cache Energy Reduction by Dual Voltage Supply;” The 2001 IEEE International Symposium on Circuits and Systems, Sydney, Australia, May 2001; pp. 922-925.
  • Park, et al; “Energy Minimization of a Pipelined Processor Using a Low Voltage Pipelined Cache;” Conference Record of the Thirty-Sixth Asilomar Conference on Signals, Systems and Computers, vol. 1, Nov. 2002; pp. 67-73.
  • Kuo, et al; “A 32-Bit RISC Microcontroller with 448K Bytes of Embedded Flash Memory;” 1998 Proceedings. Seventh Biennial IEEE Nonvolatile Memory Technology Conference, Albuquerque, NM, Jun. 1998; pp. 28-33.
  • Yamazaki, et al; “A 5.3-GB/s Embedded SD RAM Core with Slight-Boost Scheme;” IEEE Journal of Solid-State circuits, vol. 34, No. 5, May 1999; pp. 661-669.
  • Kuo, et al; “A 512-kb Flash EEPROM Embedded in a 32-b Microcontroller;” IEEE Journal of Solid-State Circuits, vol. 27, No. 4, Apr. 1992; pp. 574-582.
  • England; “A uWatt Postage Stamp PC; Intel Corporation;” Proceedings of the 11th Annual IEEE International ASIC Conference, Sep. 16, 1998; pp. 139-143.
  • Otsuka, et al; “Circuit Techniques for 1.5-V Power Supply Flash Memory;” IEEE Journal of Solid-State Circuits, vol. 32, No. 8, Aug. 1997; pp. 1217-1230.
  • Clark; “Trends and Challenges for Wireless Embedded DSP's;” Proceedings of the IEEE 2003 Custom Integrated Circuits Conference, Sep. 2003; pp. 171-176.
  • U.S. Appl. No. 13/787,894, filed Mar. 7, 2013, Brian J. Campbell.
  • U.S. Appl. No. 14/807,982, filed Jul. 24, 2015, Brian J. Campbell, et al.
  • Intel® PXA270 Processor Electrical, Mechanical and Thermal Specification DataSheet (Order No. 280002-003), Jun. 2004, 126 pages.
  • Hiroshi Okano et al.; IEEE, An 8-way VLIW Embedded Multimedia Processor Built in 7-layer Metal 0.11μm CMOS Technology (Visual Supplement), 2002, 3 pages.
  • Hiroshi Okano et al.; IEEE, An 8-way VLIW Embedded Multimedia Processor Built in 7-layer Metal 0.11μm CMOS Technology, 2002, 2 pages.
  • Intel® PXA27x Processor Family Developer's Manual (Order Number: 280000-001), Apr. 2004, 1242 pages.
  • Intel® PXA27x Processor Family Electrical, Mechanical and Thermal Specification Data Sheet (Order No. 280003-004), Apr. 2005, 132 pages.
  • Intel® PXA27x Processor Family Power Requirements Application Note (Order Number: 280005-002), 2004, 36 pages.
  • Intel XScale® Core Developer's Manual (Order Number: 273473-002), Jan. 2004, 220 pages.
  • Neil H. E. Weste et al., Principles of CMOS VLSI Design—A Systems Perspective, Addison-Wesley Publishing Company, 1993, 20 pages.
  • Intel® PXA27x Processor Family Design Guide (Order No. 280001-002), May 2005, 592 pages.
  • Intel® PXA27x Processor Family Optimization Guide (Order Number: 280004-001), Apr. 2004, 144 pages.
  • Nestoras Tzartzanis et al.; IEEE; A 34Word x 64b 10R/6W Write-Through Self-Timed Dual-Supply-Voltage Register File (Visual Supplement), 2002, 3 pages.
  • Nestoras Tzartzanis et al.; IEEE; A 34Word x 64b 10R/6W Write-Through Self-Timed Dual-Supply-Voltage Register File, 2002, 3 pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Disclosure of Invalidity Contentions Pursuant to Patent Local Rules 3.3 and 3.4; May 30, 2018; 80 pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Disclosure of Invalidity Contentions, Exhibit A-01-Clark U.S. Pat. No. 6,650,589, May 30, 2018; 16 pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Disclosure of Invalidity Contentions, Exhibit A-02 Intel PXA27x Processor, May 30, 2018, 44 pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Disclosure of Invalidity Contentions, Exhibit A-03, Kawata, U.S. Patent App. Pub. No. 2005/0002224; May 30, 2018, 17 pages.
  • Qualcomm Inc.'a and Qualcomm Technologies, Inc.'s Disclosure of Exhibit A-04, Kameyama, Japanese Unexamined Patent App. Pub. No. 2001-157371, Invalidity Contentions, May 30, 2018, 17 pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Disclosure of Invalidity Contentions, Exhibit A-05, U.S. Pat. No. 6,657,887 (“Higeta”), May 30, 2018, 24 pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Disclosure of Invalidity Contentions, Exhibit A-06, U.S. Pat. No. 6,256,252 (“Arimoto”), May 30, 2018, 14 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Disclosure of Invalidity Contentions, Exhibit A-07 1, Fujitsu 8-Way VLIW Embedded Multimedia Processor in View of 34Word x 64b 10R/6W Write-Through Self-Timed Dual-Supply Voltage Register File, May 30, 2018, 28 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Disclosure of Invalidity Contentions, Exhibit B-01, U.S. Pat. No. 6,650,589 (“Clark '589”), May 30, 2018, 20 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Disclosure of Invalidity Contentions, Exhibit B-02, Intel PXA27x Processor, May 30, 2018, 38 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Disclosure of Invalidity Contentions, Exhibit B-03, U.S. Pat. App. Pub. No. 2005/0002224 (“Kawata”), May 30, 2018, 28 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Disclosure of Invalidity Contentions, Exhibit B-04, Japanese Unexamined Patent App. Pub. No. 2001-157371 (“Kameyama”), May 30, 2018, 12 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Disclosure of Invalidity Contentions, Exhibit B-05, U.S. Pat. No. 6,657,887 (“Higeta”), May 30, 2018, 28 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Disclosure of Invalidity Contentions, Exhibit B-06, U.S. Patent No. 6,256,252 (“Arimoto”), May 30, 2018, 20 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Disclosure of Invalidity Contentions, Exhibit B-07, Fujitsu 8-Way VLIW Embedded Multimedia Processor in View of 34Word x 64b 10R/6W Write-Through Self-Timed Dual-Supply Voltage Register File, May 30, 2018, 29 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Disclosure of Invalidity Contentions, Exhibit C-01, U.S. Pat. No. 6,650,589 (“Clark '589”), May 30, 2018, 32 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Disclosure of Invalidity Contentions, Exhibit C-02, Intel PXA27x Processor, May 30, 2018, 59 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Disclosure of Invalidity Contentions, Exhibit C-03, U.S. Patent App. Pub. No. 2005/0002224 (“Kawata”), May 30, 2018, 24 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Disclosure of Invalidity Contentions, Exhibit C-04, Japanese Unexamined Patent App. Pub. No. 2001-157371 (“Kameyama”), May 30, 2018, 26 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Disclosure of Invalidity Contentions, Exhibit C-05, U.S. Pat. No. 6,657,887 (“Higeta”), May 30, 2018, 43 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Disclosure of Invalidity Contentions, Exhibit C-06, U.S. Pat. No. 6,256,252 (“Arimoto”), May 30, 2018, 32 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Disclosure of Invalidity Contentions, Exhibit C-07, Fujitsu 8-Way VLIW Embedded Multimedia Processor in View of 34Word x 64b 10R/6W Write-Through Self-Timed Dual-Supply Voltage Register File, May 30, 2018, 38 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Disclosure of Invalidity Contentions, Exhibit 1, Campbell Prior Art List, May 30, 2018, 12 Pages.
  • Declaration of Lawrence T. Clark, Ph.D.; Integrated Circuit With Separate Supply Voltage Formemory That Is Different From Logic Circuit Supply Voltage; Qualcomm Inc. and Qualcomm Technologies, Inc., Petitioners, v. Apple Inc., Patent Owner; Exhibit 1002, May 30, 2018, 270 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Supplemental Disclosure of Invalidity Contentions Pursuant to Patent Local Rules 3.3 and 3.4; Aug. 8, 2018; 70 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Supplemental Disclosure of Invalidity Contentions Pursuant to Patent Local Rules 3.3 and 3.4; Exhibit A-01, U.S. Pat. No. 6,650,589 (“Clark '589”), Aug. 8, 2018, 17 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Supplemental Disclosure of Invalidity Contentions Pursuant to Patent Local Rules 3.3 and 3.4; Exhibit A-02, Intel PXA27x Processor, Aug. 8, 2018, 45 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Supplemental Disclosure of Invalidity Contentions Pursuant to Patent Local Rules 3.3 and 3.4; Exhibit A-03, U.S. Patent App. Pub. No. 2005/0002224 (“Kawata”), Aug. 8, 2018, 16 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Supplemental Disclosure of Invalidity Contentions Pursuant to Patent Local Rules 3.3 and 3.4; Exhibit A-04, Japanese Unexamined Patent App. Pub. No. 2001-157371 (“Kameyama”), Aug. 8, 2018, 11 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Supplemental Disclosure of Invalidity Contentions Pursuant to Patent Local Rules 3.3 and 3.4; Exhibit A-05, U.S. Pat. No. 6,657,887 (“Higeta”), Aug. 8, 2018, 25 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Supplemental Disclosure of Invalidity Contentions Pursuant to Patent Local Rules 3.3 and 3.4; Exhibit A-06, U.S. Pat. No. 6,256,252 (“Arimoto”), Aug. 8, 2018, 14 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Supplemental Disclosure of Invalidity Contentions Pursuant to Patent Local Rules 3.3 and 3.4; Exhibit A-07; Fujitsu 8-Way VLIW Embedded Multimedia Processor in View of 34Word x 64b 10R/6W Write-Through Self-Timed Dual-Supply Voltage Register File; Aug. 8, 2018, 30 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Supplemental Disclosure of Invalidity Contentions Pursuant to Patent Local Rules 3.3 and 3.4; Exhibit B-01, U.S. Pat. No. 6,650,589 (“Clark '589”), Aug. 8, 2018, 21 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Supplemental Disclosure of Invalidity Contentions Pursuant to Patent Local Rules 3.3 and 3.4; Exhibit B-02, U.S. Patent App. Pub. No. 2005/0002224 (“Kawata”), Aug. 8, 2018, 27 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Supplemental Disclosure of Invalidity Contentions Pursuant to Patent Local Rules 3.3 and 3.4; Exhibit B-03, U.S. Pat. No. 6,657,887 (“Higeta”), Aug. 8, 2018, 29 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Supplemental Disclosure of Invalidity Contentions Pursuant to Patent Local Rules 3.3 and 3.4; Exhibit B-04, U.S. Pat. No. 6,256,252 (“Arimoto”), Aug. 8, 2018, 19 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Supplemental Disclosure of Invalidity Contentions Pursuant to Patent Local Rules 3.3 and 3.4; Exhibit B-05, Fujitsu 8-Way VLIW Embedded Multimedia Processor in View of 34Word x 64b 10R/6W Write-Through Self-Timed Dual-Supply Voltage Register File, Aug. 8, 2018, 31 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Supplemental Disclosure of Invalidity Contentions Pursuant to Patent Local Rules 3.3 and 3.4; Exhibit C-01, U.S. Pat. No. 6,650,589 (“Clark '589”), Aug. 8, 2018, 29 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Supplemental Disclosure of Invalidity Contentions Pursuant to Patent Local Rules 3.3 and 3.4; Exhibit C-02, Intel PXA27x Processor, Aug. 8, 2018, 58 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Supplemental Disclosure of Invalidity Contentions Pursuant to Patent Local Rules 3.3 and 3.4; Exhibit C-03, U.S. Patent App. Pub. No. 2005/0002224 (“Kawata”), Aug. 8, 2018, 23 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Supplemental Disclosure of Invalidity Contentions Pursuant to Patent Local Rules 3.3 and 3.4; Exhibit C-04; Japanese Unexamined Patent App. Pub. No. 2001-157371 (“Kameyama”), Aug. 8, 2018, 30 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Supplemental Disclosure of Invalidity Contentions Pursuant to Patent Local Rules 3.3 and 3.4; Exhibit C-05, U.S. Pat. No. 6,657,887 (“Higeta”), Aug. 8, 2018, 37 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Supplemental Disclosure of Invalidity Contentions Pursuant to Patent Local Rules 3.3 and 3.4; Exhibit C-06, U.S. Pat. No. 6,256,252 (“Arimoto”), Aug. 8, 2018, 27 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies,Inc.'s Supplemental Disclosure of Invalidity Contentions Pursuant to Patent Local Rules 3.3 and 3.4; Exhibit C-07; Fujitsu 8-Way VLIW Embedded Multimedia Processor in View of 34Word x 64b 10R/6W Write-Through Self-Timed Dual-Supply Voltage Register File, Aug. 8, 2018, 37 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Second Supplemental Disclosure of Invalidity Contentions Pursuant to Patent Local Rules 3.3 and 3.4; Nov. 30, 2018, 71 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Second Supplemental Disclosure of Invalidity Contentions Pursuant to Patent Local Rules 3.3 and 3.4; Exhibit A-01; U.S. Pat. No. 6,650,589 (“Clark '589”), Nov. 30, 2018, 17 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Second Supplemental Disclosure of Invalidity Contentions Pursuant to Patent Local Rules 3.3 and 3.4; Exhibit A-02; Intel PXA27x Processor, Nov. 30, 2018, 45 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Second Supplemental Disclosure of Invalidity Contentions Pursuant to Patent Local Rules 3.3 and 3.4; Exhibit A-03; U.S. Patent App. Pub. No. 2005/0002224 (“Kawata”); Nov. 30, 2018, 16 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Second Supplemental Disclosure of Invalidity Contentions Pursuant to Patent Local Rules 3.3 and 3.4; Exhibit A.04; Japanese Unexamined Patent App. Pub. No. 2001-157371 (“Kameyama”) Nov. 30, 2018, 11 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Second Supplemental Disclosure of Invalidity Contentions Pursuant to Patent Local Rules 3.3 and 3.4; Exhibit A.05, U.S. Pat. No. 6,657,887 (“Higeta”) Nov. 30, 2018, 25 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Second Supplemental Disclosure of Invalidity Contentions Pursuant to Patent Local Rules 3.3 and 3.4; Exhibit A-06, U.S. Pat. No. 6,256,252 (“Arimoto”) Nov. 30, 2018, 14 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Second Supplemental Disclosure of Invalidity Contentions Pursuant to Patent Local Rules 3.3 and 3.4; Exhibit A-07, Fujitsu 8-Way VLIW Embedded Multimedia Processor in View of 34Word x 64b 10R/6W Write-Through Self-Timed Dual-Supply Voltage Register File; Nov. 30, 2018, 30 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Second Supplemental Disclosure of Invalidity Contentions Pursuant to Patent Local Rules 3.3 and 3.4; Exhibit B-01, U.S. Pat. No. 6,650,589 (“Clark '589”), Nov. 30, 2018, 21 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Second Supplemental Disclosure of Invalidity Contentions Pursuant to Patent Local Rules 3.3 and 3.4; Exhibit B-02; U.S. Patent App. Pub. No. 2005/0002224 (“Kawata”), Nov. 30, 2018, 27 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Second Supplemental Disclosure of Invalidity Contentions Pursuant to Patent Local Rules 3.3 and 3.4; Exhibit B-03; U.S. Pat. No. 6,657,887 (“Higeta”) Nov. 30, 2018, 29 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Second Supplemental Disclosure of Invalidity Contentions Pursuant to Patent Local Rules 3.3 and 3.4; Exhibit B-04; U.S. Pat. No. 6,256,252 (“Arimoto”), Nov. 30, 2018, 19 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Second Supplemental Disclosure of Invalidity Contentions Pursuant to Patent Local Rules 3.3 and 3.4; Exhibit B-05, Fujitsu 8-Way VLIW Embedded Multimedia Processor in View of 34Word x 64b 10R/6W Write-Through Self-Timed Dual-Supply Voltage Register File Nov. 30, 2018, 31 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Second Supplemental Invalidity Contentions Pursuant to Patent Local Rules 3.3 and 3.4; Exhibit C-01, U.S. Pat. No. 6,650,589 (“Clark '589”), Nov. 30, 2018, 29 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Second Supplemental Disclosure of Invalidity Contentions Pursuant to Patent Local Rules 3.3 and 3.4; Exhibit C-02, Intel PXA27x Processor; Nov. 30, 2018, 58 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Second Supplemental Disclosure of Invalidity Contentions Pursuant to Patent Local Rules 3.3 and 3.4; Exhibit C-03, U.S. Patent App. Pub. No. 2005/0002224 (“Kawata”) Nov. 30, 2018, 23 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Second Supplemental Disclosure of Invalidity Contentions Pursuant to Patent Local Rules 3.3 and 3.4; Exhibit C-04, Japanese Unexamined Patent App. Pub. No. 2001-157371 (“Kameyama”); Nov. 30, 2018, 30 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Second Supplemental Disclosure of Invalidity Contentions Pursuant to Patent Local Rules 3.3 and 3.4; Exhibit C-05; Nov. 30, 2018, 37 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Second Supplemental Disclosure of Invalidity Contentions Pursuant to Patent Local Rules 3.3 and 3.4; Exhibit C-06, U.S. Pat. No. 6,256,252 (“Arimoto”), Nov. 30, 2018, 27 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Second Supplemental Disclosure of Invalidity Contentions Pursuant to Patent Local Rules 3.3 and 3.4; Exhibit C-07, Nov. 30, 2018, 37 Pages.
  • Qualcomm Incorporated, Plaintiff, v. Apple Inc., Defendant; IPR Exhibit 1007; Defendant and Counterclaim Plaintiff Apple Inc.'s Opening Claim Construction Brief; Sep. 5, 2018, 33 Pages.
  • Qualcomm Incorporated, Plaintiff, v. Apple Inc., Defendant; IPR Exhibit 1008; Defendant and Counterclaim Plaintiff Apple Inc.'s Responsive Claim Construction Brief; Sep. 5, 2018, 17 Pages.
  • Qualcomm Incorporated, Plaintiff, v. Apple Inc., Defendant; IPR Exhibit 1009, Reporter's Transcript of Proceedings Claims Construction Hearing, Sep. 5, 2018, 26 Pages.
  • Qualcomm Incorporated, Plaintiff, v. Apple Inc., Defendant; IPR Exhibit 1010; Declaration of Robert L. Stevenson in Support of Apple Inc.'s Claim Construction Brief; Jul. 20, 2018; 12 Pages.
  • Qualcomm Incorporated, Plaintiff, v. Apple Inc., Defendant; IPR Exhibit 1011; Video Deposition of Robert L. Stevenson, Ph.D.; pp. 1-152; San Diego, California; Tuesday, Aug. 7, 2018; 76 Pages.
  • Qualcomm Incorporated, Plaintiff, v. Apple Inc., Defendant; IPR Exhibit 1012; Order Construing Claims; Oct. 18, 2018, 10 Pages.
  • Qualcomm Incorporated, Plaintiff, v. Apple Inc., Defendant; IPR Exhibit 1013; Design of High-Performance Microprocessor Circuits, Edited by Anantha Chandrakasan, William J. Bowhill, Frank Fox, IEEE Press, 2001, 8 Pages.
  • Qualcomm Incorporated, Plaintiff, v. Apple Inc., Defendant; IPR Exhibit 1014; Digital Intergrated Circuits, A Design Perspective, Second Edition, Rabaey et al., 2003, 4 Pages.
  • Qualcomm Incorporated, Plaintiff, v. Apple Inc., Defendant; IPR Exhibit 1016, Priciples of CMOS VLSI Design, A Systems Persepctive, Second Editon, Neil H.E.Weste et al; 1993, 24 Pages.
  • Qualcomm Incorporated, Plaintiff, v. Apple Inc., Defendant; IPR Exhibit 1017; VLSI Memory Chip Design, Kiyoo Itoh, Springer-Verlag, 2001, 26 Pages.
  • Qualcomm Incorporated, Plaintiff, v. Apple Inc., Defendant; IPR Exhibit 1018, Circuits, Interconnections, and Packaging for VLSI, H.B. Bakoglu, Addsion-Wesley Publishing Company, 1990, 17 Pages.
  • Qualcomm Incorporated, Plaintiff, v. Apple Inc., Defendant; IPR Exhibit 2001, McGraw-Hill Dictionary of Scientific and Technical Terms, Sixth Edition, 2003, 3 Pages.
  • Qualcomm Incorporated, Plaintiff, v. Apple Inc., Patent Owner; U.S. Pat. No. 8,098,534; IPR Petition for Inter Partes Review Under 35 U.S.C.§ 312; Nov. 9, 2018, 70 Pages.
  • Qualcomm Incorporated, Plaintiff, v. Apple Inc., Patent Owner; U.S. Pat. No. 7,760,559; IPR Petition for Inter Partes Review Under 35 U.S.C.§ 312; Nov. 9, 2018; 64 Pages.
  • Qualcomm Incorporated, Plaintiff, v. Apple Inc., Patent Owner; U.S. Pat. No. 7,355,905; IPR Petition for Inter Partes Review Under 35 U.S.C.§ 312; Nov. 9, 2018; 67 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Supplemental Disclosure of Invalidity Contentions Pursuant to Patent Local Rules 3.3 and 3.4; Exhibit I Campbell Prior Art List No. 2.; Aug. 8, 2018; 13 Pages.
  • Qualcomm Inc.'s and Qualcomm Technologies, Inc.'s Second Supplemental Disclosure of Invalidity Contentions Pursuant to Patent Local Rules 3.3 and 3.4; Exhibit I Campbell Prior Art List No. 3.; Nov. 30, 2018; 13 Pages.
Patent History
Patent number: 10490265
Type: Grant
Filed: May 1, 2017
Date of Patent: Nov 26, 2019
Patent Publication Number: 20170236578
Assignee: Apple Inc. (Cupertino, CA)
Inventors: Brian J. Campbell (Cupertino, CA), Vincent R. von Kaenel (Neuchatel), Daniel C. Murray (Morgan Hill, CA), Gregory S. Scott (Santa Clara, CA), Sribalan Santhanam (Palo Alto, CA)
Primary Examiner: Hien N Nguyen
Application Number: 15/583,013
Classifications
Current U.S. Class: Including Signal Comparison (365/189.07)
International Classification: G11C 7/00 (20060101); G11C 11/419 (20060101); G11C 5/14 (20060101); G11C 8/08 (20060101); G11C 11/417 (20060101); G11C 7/12 (20060101); H03K 3/356 (20060101); H03K 19/0185 (20060101);