Testing solid state devices before completing manufacture
In some examples, a method for manufacturing a solid state device comprises forming a first layer of the solid state device; forming a conductive layer of the solid state device above the first layer, the conductive layer having an access pad formed on an end of the conductive layer; applying a voltage to the conductive layer using the access pad, the voltage forming an electric field in an area of the first layer beneath the conductive layer; and completing manufacture of the solid state device after applying the voltage.
Latest TEXAS INSTRUMENTS INCORPORATED Patents:
The present application claims priority to U.S. Provisional Patent Application No. 62/612,312, which was filed Dec. 29, 2017, is titled “Testing Solid State Devices Before Completing Manufacture,” and is hereby incorporated herein by reference in its entirety.
BACKGROUNDVarious types of solid state devices are manufactured for use in a variety of applications. Examples of solid state devices include silicon-based devices and gallium-nitride (GaN) devices. Many of these devices are tested for quality assurance purposes.
SUMMARYIn some examples, a method for manufacturing a solid state device comprises forming a first layer of the solid state device; forming a conductive layer of the solid state device above the first layer, the conductive layer having an access pad formed on an end of the conductive layer; applying a voltage to the conductive layer using the access pad, the voltage forming an electric field in an area of the first layer beneath the conductive layer; and completing manufacture of the solid state device after applying the voltage.
In some examples, a method for manufacturing a solid state device includes providing a dielectric layer, the dielectric layer having a target portion to be stress tested; forming a conductive layer, the conductive layer patterned to include a conductive segment above the target portion of the dielectric layer and a discontinuous segment above another portion of the dielectric layer; and placing a probe in contact with the conductive layer. The method also comprises using the probe to apply a voltage in the conductive layer to form an electric field in the target portion of the dielectric layer, and after applying the voltage, forming a third layer above the conductive layer.
In some examples, a method of stress testing a partially-manufactured solid state device comprises obtaining the partially-manufactured solid state device having a dielectric layer and a metal layer formed above the dielectric layer and applying a voltage to the metal layer of the partially-manufactured solid state device, wherein the voltage forms an electric field in the dielectric layer.
For a detailed description of various examples, reference will now be made to the accompanying drawings in which:
Certain components of solid state devices, such as dielectric layers in field effect transistors (FETs), require testing to ensure that they meet target performance parameters. Such testing is useful, for example, in latent defect acceleration and to monitor the quality of the fabrication process. In many cases, probes are used to apply voltages to specific parts of the device, and these voltages form electric fields in targeted components of the device that require testing. Typically, probe testing occurs after the device has been manufactured. For example, the device may be manufactured to facilitate electrical access to certain components in the device so that, even post-manufacture, voltages can be applied to components of the device that would otherwise not be physically accessible. However, even with such access points, not all components of the device are accessible for testing post-manufacture. In addition, certain types of devices, such as GaN devices, include field plates which, once formed in the device, prevent electric fields from properly forming and stressing components below those field plates that have been targeted for testing.
Disclosed herein are various examples of techniques for testing solid state devices during manufacture, i.e., before manufacture of the device is complete. More specifically, during the manufacturing process, voltages are applied to conductive layers in the device to stress other layers, such as dielectric layers, positioned below the conductive layers. Such stress testing is performed as the layers requiring testing are formed in the device. After a particular layer has been formed and stress tested, the manufacturing process continues by adding additional layers, stress testing those layers, and repeating the process until manufacture is complete. Certain techniques may be employed to mitigate testing-related damage (e.g., contamination, damage at the contact points between probes and conductive layers, etc.) to the device during manufacture. For example, conductive layers to which voltages are applied are patterned to include access pads that are used to apply one or more probes to the conductive layers and that are subsequently removed, for instance, by etching. By performing stress tests during manufacture in a way that reduces testing-related damage to the device, the numerous disadvantages associated with post-manufacture stress testing are mitigated. Illustrative examples of such techniques are now described in detail with respect to the drawings in
In
One or more of the steps depicted in
The voltage applied by the probe is sufficient to stress (and thus mimic aging of) the dielectric layer, with higher voltages applying greater stress. After the dielectric layer has been stressed by the voltage to a desired degree, application of the voltage is stopped, and the leakage of the dielectric is measured. Specifically, a nominal voltage (i.e., a voltage less than the stress voltage) is applied to the dielectric and the amount of current that flows through the dielectric layer as a result of the nominal voltage is measured. Leakage indicates the health of the dielectric, with healthy dielectrics having less leakage than unhealthy dielectrics. The leakage data is then used to decide whether to keep or discard the device being tested. In some examples, the test is applied in a production scale context, meaning that the devices are not intentionally stressed to the point of failure.
The method 200 includes, after applying the voltage, forming a third layer above the conductive layer (step 210) and completing manufacture of the solid state device after applying the voltage (step 212). In at least some examples, completing manufacture of the solid state device after applying the voltage includes completing manufacture of the solid state device after forming the third layer in step 210. In some examples, several additional layers are formed after step 208, and manufacture of the solid state device is not complete until these additional layers have been formed. For example, in the context of gallium nitride devices, field plates may be formed prior to completion of solid state device manufacture. Some such layers (e.g., dielectric layers) may be stressed as described above, for example, by applying voltages to access pads or inactive areas of conductive layers above such layers. The method 200 may be modified as desired, including by adding, deleting, modifying, and/or rearranging one or more steps.
In the foregoing discussion and in the claims, the terms “including” and “comprising” are used in an open-ended fashion, and thus should be interpreted to mean “including, but not limited to . . . .” The above description is meant to be illustrative of the principles and various embodiments of the present disclosure. Numerous variations and modifications will become apparent to those skilled in the art once the above disclosure is fully appreciated. It is intended that the following claims be interpreted to embrace all such variations and modifications.
Claims
1. A method comprising:
- forming a dielectric layer of a solid state device that is partially-manufactured;
- forming a conductive layer of the solid state device in contact with the dielectric layer, the dielectric layer beneath the conductive layer being free of conductive material, the conductive layer having an access pad formed on an end of the conductive layer;
- applying a voltage to the conductive layer using the access pad, the voltage forms an electric field in an area of the dielectric layer beneath the conductive layer; and
- completing manufacture of the solid state device after applying the voltage.
2. The method of claim 1, further comprising removing the access pad prior to completing the manufacture of the solid state device.
3. The method of claim 1, wherein the conductive layer is a metal layer.
4. The method of claim 1, wherein applying the voltage includes stress testing the dielectric layer.
5. The method of claim 1, further comprising forming electric fields in multiple additional dielectric layers in the solid state device prior to completing manufacture of the solid state device.
6. The method of claim 5, wherein forming electric fields in multiple additional dielectric layers comprises applying voltages to inactive areas of multiple additional metal layers.
7. The method of claim 1, wherein the solid state device is selected from the group consisting of gallium nitride (GaN) devices, gallium arsenide devices, gallium oxide devices, and silicon devices.
8. A method, comprising:
- providing a dielectric layer of a partially-manufactured device, the dielectric layer having a target portion to be stress tested, the target portion being free of conductive material;
- forming a conductive layer, the conductive layer patterned to include a conductive segment above the target portion of the dielectric layer and a discontinuous segment above another portion of the dielectric layer;
- placing a probe in contact with the conductive layer;
- using the probe to apply a voltage in the conductive layer to form an electric field in the target portion of the dielectric layer; and
- after applying the voltage, forming a third layer above the conductive layer.
9. The method of claim 8, wherein forming the conductive layer comprises forming an access pad on an end of the conductive segment.
10. The method of claim 9, wherein placing the probe in contact with the conductive layer comprises placing the probe in contact with the access pad.
11. A method for manufacturing a solid state device, comprising:
- providing a dielectric layer, the dielectric layer having a target portion to be stress tested, the target portion being free of conductive material;
- forming a conductive layer, the conductive layer patterned to include a conductive segment above the target portion of the dielectric layer and a discontinuous segment above another portion of the dielectric layer;
- placing a probe in contact with the conductive layer;
- using the probe to apply a voltage in the conductive layer to form an electric field in the target portion of the dielectric layer; and
- after applying the voltage, forming a third layer above the conductive layer;
- wherein forming the conductive layer comprises forming an access pad on an end of the conductive segment;
- wherein placing the probe in contact with the conductive layer comprises placing the probe in contact with the access pad;
- further comprising etching away the access pad.
12. A method for manufacturing a solid state device, comprising:
- providing a dielectric layer, the dielectric layer having a target portion to be stress tested, the target portion being free of conductive material;
- forming a conductive layer, the conductive layer patterned to include a conductive segment above the target portion of the dielectric layer and a discontinuous segment above another portion of the dielectric layer;
- placing a probe in contact with the conductive layer;
- using the probe to apply a voltage in the conductive layer to form an electric field in the target portion of the dielectric layer; and
- after applying the voltage, forming a third layer above the conductive layer;
- wherein placing the probe in contact with the conductive layer comprises placing the probe in contact with an inactive area of the conductive layer.
13. The method of claim 8, wherein applying the voltage does not result in an electric field in the another portion of the dielectric layer.
14. The method of claim 8, further comprising adding a field plate above the conductive layer.
15. The method of claim 8, further comprising forming a fourth layer above the third layer, wherein the third layer is a dielectric layer and the fourth layer is a conductive layer, and further comprising applying another voltage to the fourth layer using the probe to form an electric field in the third layer.
16. The method of claim 8, wherein the solid state device is selected from the group consisting of gallium nitride (GaN) devices, gallium arsenide devices, gallium oxide devices, and silicon devices.
17. A method of stress testing a partially-manufactured solid state device, comprising:
- obtaining the partially-manufactured solid state device having a dielectric layer and a metal layer formed in contact with the dielectric layer, the dielectric layer beneath the metal layer being free of conductive material; and
- applying a voltage to the metal layer of the partially-manufactured solid state device, wherein the voltage forms an electric field in the dielectric layer.
18. The method of claim 17, wherein applying the voltage to the metal layer comprises applying a probe to an access pad formed on the metal layer.
19. The method of claim 17, further comprising applying another voltage to another metal layer in the partially-manufactured solid state device.
6191443 | February 20, 2001 | Al-Shareef |
6309895 | October 30, 2001 | Jaing |
6972819 | December 6, 2005 | Lee |
9871034 | January 16, 2018 | Or-Bach |
10204927 | February 12, 2019 | Li |
10388601 | August 20, 2019 | Brown |
20020076885 | June 20, 2002 | Chen |
20050224793 | October 13, 2005 | Chang |
20060091489 | May 4, 2006 | Cheng |
20080145995 | June 19, 2008 | Borland |
20100148813 | June 17, 2010 | Erickson |
20100207648 | August 19, 2010 | Zhu |
20110003428 | January 6, 2011 | Sasaki |
20130015587 | January 17, 2013 | Okutsu |
20130105924 | May 2, 2013 | Kobayashi |
20130244351 | September 19, 2013 | Yamashita |
20140015557 | January 16, 2014 | Kiermasz |
20140021978 | January 23, 2014 | Ikeda |
20140092505 | April 3, 2014 | Norris |
20140111243 | April 24, 2014 | Kumar Goel |
20140218063 | August 7, 2014 | Roberts, Jr. |
20150008393 | January 8, 2015 | Mangum |
20150014822 | January 15, 2015 | Reynaud |
20150162323 | June 11, 2015 | Taya |
20160020280 | January 21, 2016 | Heo |
20160185535 | June 30, 2016 | Kim |
20170186829 | June 29, 2017 | Yamazaki |
20170244059 | August 24, 2017 | Sasaki |
20180138134 | May 17, 2018 | Chikamatsu |
Type: Grant
Filed: Feb 15, 2018
Date of Patent: Sep 22, 2020
Patent Publication Number: 20190206746
Assignee: TEXAS INSTRUMENTS INCORPORATED (Dallas, TX)
Inventors: Cody Michael Berger (Melissa, TX), Ramana Tadepalli (McKinney, TX)
Primary Examiner: Christopher P McAndrew
Application Number: 15/897,879
International Classification: G01R 31/18 (20060101); H01L 29/24 (20060101); G01R 31/26 (20200101); H01L 29/778 (20060101); H01L 21/66 (20060101); H01L 29/20 (20060101); H01L 29/205 (20060101); H01L 29/40 (20060101); H01L 29/66 (20060101); H01L 29/16 (20060101);