Interconnect structure having a carbon-containing barrier layer
An interconnect structure and a method of forming an interconnect structure are disclosed. The interconnect structure includes a conductive plug over a substrate; a conductive feature over the conductive plug, wherein the conductive feature has a first sidewall, a second sidewall facing the first sidewall, and a bottom surface; and a carbon-containing barrier layer having a first portion along the first sidewall of the conductive feature, a second portion along the second sidewall of the conductive feature, and a third portion along the bottom surface of the conductive feature.
Latest TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY Patents:
This application is a continuation of U.S. application Ser. No. 17/000,430, filed on Aug. 24, 2020, entitled “Interconnect Structure Having a Carbon-Containing Barrier Layer”, which is a continuation of U.S. application Ser. No. 16/734,933, filed on Jan. 6, 2020, entitled “Interconnect Structure Having a Carbon-Containing Barrier Layer”, now U.S. Pat. No. 10,867,800 issued Dec. 15, 2020, which is a continuation of U.S. application Ser. No. 16/429,179, filed on Jun. 3, 2019, entitled “Interconnect Structure Having a Carbon-Containing Barrier Layer”, now U.S. Pat. No. 10,529,575 issued Jan. 7, 2020, which is a continuation of U.S. application Ser. No. 16/049,912, filed on Jul. 31, 2018, entitled “Method of Forming an Interconnect Structure”, now U.S. Pat. No. 10,312,098 issued Jun. 4, 2019, which is a divisional of U.S. application Ser. No. 14/175,685, filed on Feb. 7, 2014, entitled “Interconnect Structure Including a Conductive Feature and a Barrier Layer on Sidewalls and a Bottom Surface of the Conductive Feature and Method of Forming the Same”, now U.S. Pat. No. 10,163,644 issued Dec. 25, 2018, each application is hereby incorporated herein by reference.
BACKGROUNDThe fabrication of integrated chips can be broadly separated into two main sections, front-end-of-the-line (FEOL) fabrication and back-end-of-the-line (BEOL) fabrication. FEOL fabrication includes the formation of devices (e.g., transistors, capacitors, resistors, etc.) within a semiconductor substrate. BEOL fabrication includes the formation of one or more metal interconnect layers comprised within one or more insulating dielectric layers disposed above the semiconductor substrate. The metal interconnect layers of the BEOL electrically connect individual devices of the FEOL to external pins of an integrated chip.
As the size of a semiconductor device size decreases, there is a trend towards thinner films being used for the diffusion barrier layer. Physical vapor deposition (PVD) process used for depositing a thinner barrier layer encounters difficulties in advanced scale of interconnection. Accordingly, a need has developed in the art for an improved method of forming an interconnect structure for an integrated chip.
Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is emphasized that, in accordance with the standard practice in the industry, various features are not drawn to scale and are used for illustration purposes only. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
The present disclosure relates generally to semiconductor structures, and more particularly, to methods of forming an interconnect structure.
It is understood that the following disclosure provides many different embodiments, or examples, for implementing different features of various embodiments. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature “over” or “on” a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
Further, spatially relative terms, such as “beneath”, “below”, “under”, “lower”, “above”, “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. For example, if the device in the figures is turned over, elements described as being “below” or “beneath” other elements or features would then be oriented “above” the other elements or features. Thus, the exemplary term “below” can encompass both an orientation of above and below. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
The claimed subject matter is now described with reference to the drawings, wherein like reference numerals are generally used to refer to like elements throughout. In the following description, for purposes of explanation, numerous specific details are set forth in order to provide a thorough understanding of the claimed subject matter. It is evident, however, that the claimed subject matter may be practiced without these specific details. In other instances, structures and devices are illustrated in block diagram form in order to facilitate describing the claimed subject matter. It will be appreciated that ‘layer’, as used herein, contemplates a region, and does not necessarily comprise a uniform thickness. For example, a layer is a region, such as an area comprising arbitrary boundaries. For another example, a layer is a region comprising at least some variation in thickness.
The substrate 110 may be a semiconductor substrate that includes an elementary semiconductor including silicon and/or germanium; a compound semiconductor including silicon carbide, gallium arsenic, gallium phosphide, indium phosphide, indium arsenide, and/or indium antimonide; an alloy semiconductor including SiGe, GaAsP, AlInAs, AlGaAs, GaInAs, GaInP, and/or GaInAsP; or combinations thereof. The alloy semiconductor substrate may have a gradient SiGe feature in which the Si and Ge composition change from one ratio at one location to another ratio at another location of the gradient SiGe feature. The alloy SiGe may be formed over a silicon substrate. The SiGe substrate may be strained. Furthermore, the substrate 110 may be a semiconductor on insulator (SOI). In some examples, the substrate 110 may include a doped epi layer. In other examples, the substrate 110 may include a multilayer compound semiconductor structure. Alternatively, the substrate 110 may include a non-semiconductor material, such as a glass, fused quartz, or calcium fluoride. In some embodiments, the substrate 110 includes a dielectric layer. In some embodiments, the substrate 110 includes a gate electrode.
In some embodiments, the conductive plug 130 comprises tungsten (W). The conductive plug 130 may be surrounded by a plug barrier layer 150. The plug barrier layer 150 comprises titanium (Ti) or titanium nitride (TiN). In some embodiments, the conductive feature 170 comprises copper (Cu), aluminum (Al), silver (Ag), gold (Au), or alloys thereof. The conductive feature 170 may also comprise one or more cap layers (not shown) having a composition of the formula MxOyNz, where M is a metal, O is oxygen, and N is nitrogen. Generally, the metal is selected from the group consisting of aluminum (Al), manganese (Mn), cobalt (Co), titanium (Ti), tantalum (Ta), tungsten (W), nickel (Ni), tin (Sn), magnesium (Mg), and combinations thereof. The conductive plug 130 or the conductive feature 170 may be formed by a process including, but not limited to, atomic layer deposition (ALD), chemical vapor deposition (CVD), physical vapor deposition (PVD), sputtering, plating, or combinations thereof.
In some embodiments, the carbon-containing barrier layer 180 is formed by ALD, CVD, or combinations thereof. In some embodiments, the carbon-containing barrier layer 180 comprises a metal or a metal nitride. For example, the metal or the metal nitride comprises one or more metal elements selected from tantalum (Ta), titanium (Ti), manganese (Mn), ruthenium (Ru), cobalt (Co), chromium (Cr), aluminum (Al), zirconium (Zr), hafnium (Hf), tin (Sn), molybdenum (Mo), or palladium (Pd). In some embodiments, the carbon-containing barrier layer 180 comprises tantalum nitride (TaN), and an atomic ratio of N divided by Ta is from about 2.3 to about 2.6. When the ratio is lower than 2.3, adhesion of TaN to the upper dielectric layer 190 or the lower dielectric layer 120 will degrade. When the ratio is higher 2.6, adhesion of TaN to the conductive feature 170 will degrade. In some embodiments, the precursors used in ALD or CVD to form the carbon-containing barrier layer 180 contain carbon impurities. For example, the precursors may include (tert-amylimido)tris(dimethylamido)tantalum (“TAIMATA”), (tert-butylimido)tris(ethylmethylamido)tantalum (“TBTEMT”), tris(diethylamino)(tert-butylimido)tantalum (“TBTDMT”), pentakis(dimethylamino)tantalum (“PDMAT”),tetrakis(dimethylamino)titanium (“TDMAT”), bis(ethylcyclopentadienyl)Ruthenium (“Ru(EtCp)2”), cyclopentadienyl-propylcyclopentadienylruthenium(“RuCp(i-PrCp)”), bis(methylcyclopentadienyl)ruthenium (“Ru(MeCp)2”), tris(acetylacetonate)ruthenium (“Ru(acac)3”), triruthenium dodecacarbonyl (“Ru3(CO)12”), cobalt dicarbonyl cyclopentadiene (“CpCo(CO)2”), or dicobalt hexacarbonyl tert-butylacetylene (“CCTBA”). The carbon-containing barrier layer 180 has a carbon concentration of at least about 0.1 atomic percent (at %). The carbon impurities can help adhesion of the carbon-containing barrier layer 180 to the upper dielectric layer 190 or the lower dielectric layer 120. In addition, the carbon impurities can help prevent a conductive material in the conductive feature 170 from diffusing into the upper dielectric layer 190 or the lower dielectric layer 120. In some embodiments, the carbon-containing barrier layer 180 has a carbon concentration from about 0.1 at % to about 5 at %. For example, the carbon concentration is from 0.2 at % to 1 at %. If the carbon concentration is higher than 5 at %, it may cause the “effective” k value of the upper dielectric layer 190 or the lower dielectric layer 120 become higher than expected.
As depicted above, in some embodiments, the carbon-containing barrier layer 180 is formed by ALD, CVD, or combinations thereof. The deposition uniformity is well controlled. In some embodiments, a ratio of a thickness of the first portion 180a or the second portion 180b divided by a thickness of the third portion 180c is from about 0.9 to about 1.1. As mentioned above, the carbon-containing barrier layer 180 is formed by ALD, CVD, or combinations thereof. Because the deposition uniformity is good for ALD or CVD, the ratio of the sidewall thickness divided by the bottom thickness of the carbon-containing barrier layer 180 can be maintained from 90% to 110%. For example, the ratio is 0.95. In some embodiments, the thickness of the first portion 180a or the second portion 180b is in a range from about 4.5 angstroms (Å) to about 55 angstroms (Å). In some embodiments, the thickness of the third portion 180c is in a range from about 5 angstroms (Å) to about 50 angstroms (Å). In some embodiments, the conductive plug 130 comprises a void 140, and the carbon-containing barrier layer 180 further comprises a fourth portion 180d surrounding and sealing the void 140.
As depicted above, in some embodiments, the interconnect structure 100 further comprises the lower dielectric layer 120 over the substrate 110, the upper dielectric layer 190 over the lower dielectric layer 120, and the ESL 160 between the lower dielectric layer 120 and the upper dielectric layer 190. A dielectric material of the lower dielectric layer 120 or the upper dielectric layer 190 comprises an oxide, SiO2, SiOCH, borophosphosilicate glass (BPSG), TEOS, spin-on glass (SOG), undoped silicate glass (USG), fluorinated silicate glass (FSG), high-density plasma (HDP) oxide, plasma-enhanced TEOS (PETEOS), fluorine-doped silicon oxide, carbon-doped silicon oxide, porous silicon oxide, porous carbon-doped silicon oxide, organic polymers, or silicone-based polymers. The dielectric material is associated with a dielectric constant (k) less than 3.9. In some embodiments, k is between about 1.5 and about 2.8. The lower dielectric layer 120 or the upper dielectric layer 190 may be formed by ALD, CVD, PVD, or combinations thereof.
The ESL 160 is extended through by the conductive structure 170. The material for the ESL 160 includes SiO, SiC, SiN, SiOC, SiON, SiCN, TiN, MN, AlON, TEOS, hard black diamond (HBD), or the like. Alternatively, the ESL 160 may be formed by depositing and annealing a metal oxide material, which includes Hf, HfO2, or Al. The ESL 160 may be formed using a suitable process such as ALD, CVD, PVD, molecular beam epitaxy (MBE), spin-on, or combinations thereof. In some embodiments, the ESL 160 has a thickness in a range from about 10 Å to about 300 Å.
The interconnect structures of the present disclosure are not limited to the above-mentioned embodiments, and may have other different embodiments. To simplify the description and for the convenience of comparison between each of the embodiments of the present disclosure, corresponding components in each of the following embodiments are marked with the same numerals. For making it easier to compare the difference between the embodiments, the following description will detail the dissimilarities among different embodiments and the identical features will not be redundantly described.
The Cu line 270 may also comprise one or more cap layers (not shown) having a composition of the formula MxOyNz, where M is a metal, O is oxygen, and N is nitrogen. Generally, the metal is selected from the group consisting of Al, Mn, Co, Ti, Ta, W, Ni, Sn, Mg, and combinations thereof. The W plug 230 or the Cu line 270 may be formed by a process including, but not limited to, ALD, CVD, PVD, sputtering, plating, or combinations thereof. In some embodiments, the carbon-containing barrier layer 180 further comprises a fourth portion 180d surrounding and sealing the seam 240.
As depicted in
As depicted in
As depicted in
The process steps up to this point have provided the interconnect structure 100 having the trench 192 over the conductive plug 130. Conventionally, a barrier layer would be formed along inner surfaces of the trench 192 using PVD or sputtering. However, when a conductive material such as Cu is formed over the barrier layer later on, the conductive material may still diffuse into the conductive plug 130 especially into the void 140, thereby degrading the device performance.
Accordingly, the processing discussed below with reference to
As depicted in
As depicted in
As depicted in
The methods of the present disclosure are not limited to be used by a planar device on the substrate and can be applied to a non-planar device as well, such as a fin-like field effect transistor (FinFET) or a nanowire device. Based on the discussions above, it can be seen that by using the methods of the present disclosure, diffusion of the conductive material (of the conductive feature) into the conductive plug is impeded by forming a carbon-containing barrier layer along inner surfaces of the trench. The thickness of the carbon-containing barrier layer is substantially conformal along the sidewalls and the bottom surface of the conductive feature. Especially when a void is formed in the conductive plug, the carbon-containing barrier layer is configured to surround and seal the void to prevent the conductive material (of the conductive feature) from filling the void. As a result, the yield and reliability of the device can be well controlled by using the methods of the present disclosure.
One of the broader forms of the present disclosure involves an interconnect structure. The interconnect structure comprises a conductive plug over a substrate; a conductive feature over the conductive plug, wherein the conductive feature has a first sidewall, a second sidewall facing the first sidewall, and a bottom surface; and a carbon-containing barrier layer having a first portion along the first sidewall of the conductive feature, a second portion along the second sidewall of the conductive feature, and a third portion along the bottom surface of the conductive feature.
Another of the broader forms of the present disclosure involves an interconnect structure. The interconnect structure comprises a tungsten (W) plug having a seam over a substrate; a copper (Cu) line over the W plug, wherein the Cu line has a first sidewall, a second sidewall facing the first sidewall, and a bottom surface; and a carbon-containing barrier layer having a first portion along the first sidewall of the Cu line, a second portion along the second sidewall of the Cu line, a third portion along the bottom surface of the Cu line, and a fourth portion surrounding and sealing the seam, wherein the carbon-containing barrier layer has a carbon concentration of at least about 0.1 atomic percent (at %).
Still another of the broader forms of the present disclosure involves a method of forming an interconnect structure. The method comprises depositing a lower dielectric layer over a substrate; forming a plug hole in the lower dielectric layer; forming a conductive plug in the plug hole; depositing an upper dielectric layer over the lower dielectric layer; forming a trench in the upper dielectric layer and the lower dielectric layer over the conductive plug; forming a carbon-containing barrier layer along inner surfaces of the trench; and forming a conductive feature in the trench.
The foregoing has outlined features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.
Claims
1. An interconnect structure, comprising:
- a first dielectric layer over a substrate;
- a conductive plug in the first dielectric layer, wherein an upper surface of the conductive plug is lower than an upper surface of the first dielectric layer;
- a second dielectric layer over the first dielectric layer;
- a conductive feature extending through the second dielectric layer and into the first dielectric layer; and
- a carbon-containing barrier layer having a first portion along a first sidewall of the conductive feature, a second portion along a second sidewall of the conductive feature, and a third portion along a bottom surface of the conductive feature, wherein the carbon-containing barrier layer further comprises a fourth portion extending into and completely sealing a recess in the upper surface of the conductive plug, wherein the fourth portion of the carbon-containing barrier layer comprises a same material composition as the first portion of the carbon-containing barrier layer along the first sidewall of the conductive feature, wherein the carbon-containing barrier layer is a continuous layer.
2. The interconnect structure of claim 1, wherein the conductive plug comprises tungsten.
3. The interconnect structure of claim 1, wherein the conductive feature comprises copper.
4. The interconnect structure of claim 1, wherein the carbon-containing barrier layer comprises a metal nitride.
5. The interconnect structure of claim 4, wherein the carbon-containing barrier layer comprises carbon-containing tantalum nitride (TaN), and an atomic ratio of N divided by Ta is from 2.3 to 2.6.
6. The interconnect structure of claim 5, the carbon-containing barrier layer has a carbon concentration of at least about 0.1 atomic percent (at %).
7. The interconnect structure of claim 1, wherein a ratio of a sidewall thickness of the carbon-containing barrier layer to a bottom thickness of the carbon-containing barrier layer is between 0.9 and 1.1.
8. The interconnect structure of claim 1, wherein a thickness of the carbon-containing barrier layer is from 4.5 Angstroms to 55 Angstroms.
9. The interconnect structure of claim 1, further comprising a cap layer over the conductive feature, wherein the cap layer has a composition of MxOyNz, where M is a metal, O is oxygen, and N is nitrogen.
10. The interconnect structure of claim 9, wherein the metal is selected from the group consisting essentially of Al, Mn, Co, Ti, Ta, W, Ni, Sn, Mg, and combinations thereof.
11. An interconnect structure, comprising:
- a first dielectric layer over a substrate;
- a second dielectric layer over the first dielectric layer;
- a tungsten plug in the first dielectric layer, the tungsten plug having a recess, an uppermost surface of the tungsten plug being lower than an uppermost surface of the first dielectric layer in a cross-sectional view;
- a copper line in the second dielectric layer over the tungsten plug, wherein the copper line has a first sidewall, a second sidewall, and a bottom surface in the cross-sectional view; and
- a carbon-containing tantalum nitride layer having a first portion along the first sidewall of the copper line, a second portion along the second sidewall of the copper line, a third portion along the bottom surface of the copper line, and a fourth portion in the recess, the carbon-containing tantalum nitride layer being a continuous layer from the first sidewall of the copper line to a bottom of the recess, wherein the fourth portion completely seals the recess, wherein the copper line and the carbon-containing tantalum nitride layer extends into the first dielectric layer, wherein the carbon-containing tantalum nitride layer has a carbon concentration of at least 0.1 atomic percent (at %).
12. The interconnect structure of claim 11, further comprising a third dielectric layer interposed between the first dielectric layer and the second dielectric layer.
13. The interconnect structure of claim 12, further comprising a cap layer over the copper line, wherein the cap layer has a composition of MxOyNz, where M is a metal, O is oxygen, and N is nitrogen.
14. The interconnect structure of claim 13, further comprising a barrier layer between the tungsten plug and the first dielectric layer.
15. The interconnect structure of claim 14, wherein the barrier layer is a titanium layer or a titanium nitride layer.
16. The interconnect structure of claim 14, wherein the carbon-containing tantalum nitride layer has a carbon concentration from 0.2 at % to 1 at %.
17. An interconnect structure, comprising:
- a first dielectric layer over a substrate;
- a second dielectric layer over the first dielectric layer;
- a conductive plug in the first dielectric layer, the conductive plug having a recess, the recess extending lower than an uppermost surface of the first dielectric layer in a cross-sectional view;
- a conductive line in the second dielectric layer over the conductive plug, wherein the conductive line has a first sidewall, a second sidewall, and a bottom surface; and
- a carbon-containing barrier layer having a first portion along the first sidewall of the conductive line, a second portion along the second sidewall of the conductive line, a third portion along the bottom surface of the conductive line, and a fourth portion completely sealing an upper opening of the recess, the carbon-containing barrier layer being a continuous barrier layer from an upper surface of the second dielectric layer to a bottom of the recess, wherein the conductive line and the carbon-containing barrier layer extends into the first dielectric layer, wherein the carbon-containing barrier layer has a carbon concentration from 0.1 at % to 5 at %.
18. The interconnect structure of claim 17, wherein the carbon-containing barrier layer is a carbon-containing tantalum nitride layer.
19. The interconnect structure of claim 17, further comprising a third dielectric layer between the first dielectric layer and the second dielectric layer.
20. The interconnect structure of claim 17, wherein the carbon-containing barrier layer completely separates the conductive plug and the conductive line.
6028362 | February 22, 2000 | Omura |
6040243 | March 21, 2000 | Li et al. |
6218283 | April 17, 2001 | Park et al. |
6613664 | September 2, 2003 | Barth et al. |
6645849 | November 11, 2003 | Kim et al. |
7391115 | June 24, 2008 | Usami |
8432037 | April 30, 2013 | Maekawa et al. |
10163644 | December 25, 2018 | Lin et al. |
10312098 | June 4, 2019 | Lin et al. |
20050064629 | March 24, 2005 | Yu et al. |
20080054466 | March 6, 2008 | Nasu et al. |
20080315422 | December 25, 2008 | Boyd et al. |
20090045514 | February 19, 2009 | Ishizaka et al. |
20100048009 | February 25, 2010 | Hasegawa et al. |
20130082231 | April 4, 2013 | Tada et al. |
20150228605 | August 13, 2015 | Lin et al. |
20160035623 | February 4, 2016 | Shao et al. |
200512869 | April 2005 | TW |
200707640 | February 2007 | TW |
Type: Grant
Filed: Jul 12, 2021
Date of Patent: Dec 13, 2022
Patent Publication Number: 20210343535
Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY (Hsin-Chu)
Inventors: Rueijer Lin (Hsinchu), Ya-Lien Lee (Baoshan Township), Chun-Chieh Lin (Taichung), Hung-Wen Su (Jhubei)
Primary Examiner: Hoai V Pham
Application Number: 17/372,650
International Classification: H01L 23/532 (20060101); H01L 21/285 (20060101); H01L 21/768 (20060101);