Package having integral lens and wafer-scale fabrication method therefor
A covered chip having an optical element integrated in the cover is provided which includes a chip having a front surface, an optically active circuit area, and bond pads disposed at the front surface. The chip is covered by an at least partially optically translucent or transparent unitary cover that is mounted to the front surface of the chip, and has at least one optical element integrated in the unitary cover. The cover is further aligned with the optically active circuit area and vertically spaced from the optically active circuit area.
Latest Tessera, Inc. Patents:
- Method and structure for forming dielectric isolated FinFET with improved source/drain epitaxy
- Homogeneous densification of fill layers for controlled reveal of vertical fins
- Nanosheet field effect transistors with partial inside spacers
- Selective gas etching for self-aligned pattern transfer
- Hybrid-channel nano-sheet FETS
This application claims the benefit of U.S. Provisional Application No. 60/568,041 filed on May 4, 2004, entitled “Structure And Method Of Making Capped Chips”; U.S. Provisional Application No. 60/506,500 filed on Sep. 26, 2003 entitled “Wafer-scale Hermetic Package”; U.S. Provisional Application No. 60/515,615 entitled “Wafer-scale Hermetic Package, Wiring Trace Under Bump Metallization, and Solder Sphere Mask” filed on Oct. 29, 2003; and U.S. Provisional Application No. 60/532,341 entitled “Wafer-Scale Hermetic Package, Wiring Trace Under Bump Metallization, and Solder Sphere Mask” filed on Dec. 23, 2003, for all of which the disclosures are hereby incorporated by reference herein.
BACKGROUND OF THE INVENTIONThe present invention relates to the packaging of optically active elements, especially micro-structure elements, such as photo-sensitive chips and optical source chips.
Increases in the circuit density of microelectronics now routinely permit optical devices such as photo-sensitive devices, e.g., imaging devices, and optical sources to be implemented at the scale of an integrated circuit or “chip”. Such advances, together with improved performance and lowered cost, now permit microelectronic image sensors to be used in a variety of applications such as digital photography, surveillance, certain cellular telephones, video conferencing equipment, e.g., video telephones, automotive driver aids, toys, and for control of machinery, to name a few examples.
Such optical devices require packaging in microelectronic elements that either have an opening for a lens, or are otherwise transparent to optical radiation at a wavelength of interest.
Optical imaging devices are frequently implemented using complementary metal oxide semiconductor (CMOS) devices formed in respective chips of a silicon wafer. The active component of a CMOS solid state imaging device is an array of photon detectors disposed in an optically active area of a chip, the array of detectors typically being coupled directly to image processing electronics. Because the area of each chip typically has a size of only a few millimeters on each side, typically many such imaging sensor chips are formed on a single wafer at the same time.
Image sensors pose a special concern for their packaging. Due to the small size of the photon detectors that are found in such image sensors, it is important for image sensors to be protected against the possibility of contamination, e.g., due to dust, which would ordinarily render the image sensor useless. Hence, it is desirable to package image sensors soon after they are made, and to do so while the chips which contain them are still in wafer form.
Most image sensors also require some sort of optically active element, e.g., a lens, filter, etc., to be placed in the path of light above the image sensor to help in focusing light onto the sensor, for example. Typically, an optically active element typically is mounted onto a circuit board as a “lens “turret” over a package which contains the image sensor, or a lens turret is mounted to a separately packaged image sensor. In another type of package, a lens structure is mounted to the top surface of the chip, such that the bond pads of the chip are exposed and bonded to contacts of the package.
In still another type of structure shown in one embodiment of U.S. Pat. No. 6,583,444 B2 (“the '444 patent), a transparent or translucent encapsulant covers a surface of a chip containing an optoelectronic element. In the exemplary manufacturing method shown in the '444 patent, a wafer containing photo-sensitive chips are first severed into individual chips before an encapsulant is flowed over the optoelectronic surface of the chip and a lid including an optical element is formed on the chips.
Some other types of chips include sensitive components which must be kept covered in order for the chips to operate properly. Filters having “surface acoustic wave” (SAW) devices are an example of such chips.
Miniature SAW devices can be made in the form of a wafer formed from or incorporating an acoustically active material such as lithium niobate material. The wafer is treated to form a large number of SAW devices, and typically also is provided with electrically conductive contacts used to make electrical connections between the SAW device and other circuit elements. After such treatment, the wafer is severed to provide individual devices. SAW devices fabricated in wafer form have been provided with caps while still in wafer form, prior to severing. For example, as disclosed in U.S. Pat. No. 6,429,511 a cover wafer formed from a material such as silicon can be treated to form a large number of hollow projections and then bonded to the top surface of the active material wafer, with the hollow projections facing toward the active wafer. After bonding, the cover wafer is polished to remove the material of the cover wafer down to the projections. This leaves the projections in place as caps on the active material wafer, and thus forms a composite wafer with the active region of each SAW device covered by a cap.
Such a composite wafer can be severed to form individual units. The units obtained by severing such a wafer can be mounted on a substrate such as a chip carrier or circuit panel and electrically connected to conductors on the substrate by wire-bonding to the contacts on the active wafer after mounting, but this requires that the caps have holes of a size sufficient to accommodate the wire bonding process. This increases the area of active wafer required to form each unit, requires additional operations and results in an assembly considerably larger than the unit itself.
In another alternative disclosed by the '511 patent, terminals can be formed on the top surfaces of the caps and electrically connected to the contacts on the active wafer prior to severance as, for example, by metallic vias formed in the cover wafer prior to assembly. However, formation of terminals on the caps and vias for connecting the terminals to the contacts on the active wafer requires a relatively complex series of steps. Moreover, the '511 patent does not teach structures or methods which permit lenses or other optically active elements to be incorporated into the caps.
SUMMARY OF THE INVENTIONAccording to an aspect of the invention, a covered chip having an optical element integrated in the cover, includes a chip having a front surface, an optically active circuit area and bond pads disposed at the front surface. The chip is covered by an at least partially optically translucent or transparent unitary cover that is mounted to the front surface of the chip, having at least one optical element integrated in the unitary cover, the cover being aligned with the optically active circuit area and vertically spaced from the optically active circuit area.
According to another aspect of the invention, a covered chip is provided which includes a chip having a front surface, an optically active circuit area at the front surface and bond pads disposed on the front surface. A unitary cover is mounted to the front surface of the chip, the unitary cover consisting essentially of one or more polymers, having an inner surface adjacent to the chip and an outer surface opposite the inner surface. The unitary cover includes one or more mounts disposed at positions above the outer surface, the mounts adapted for mounting an optical element.
According to further preferred aspects of the invention, one or more optical elements are mounted to the mounts of the unitary cover.
According to yet another aspect of the invention, a method is provided for simultaneously forming a plurality of covered optically active chips. According to such method, an array of optically active chips is provided, each chip having a front surface and an optically active circuit area at the front surface. An array of unitary optically transmissive covers is provided, each cover having at least one of (i) an integrated optical element and (ii) a mount adapted to hold an optical element. At least ones of the chips are aligned to ones of the covers, and at least some of the aligned ones of the chips are simultaneously joined to at least some of the covers to form the covered chips.
DETAILED DESCRIPTIONMicroelectronic elements such as semiconductor chips or “dies” commonly are provided in packages which protect the die or other element from physical damage, and which facilitate mounting of the die on a circuit panel or other element.
One type of microelectronic package includes a cap, which encloses a cavity overlying an active area of the packaged chip. For example, commonly owned U.S. Provisional Application No. 60/449,673 filed Feb. 25, 2003 and commonly owned, co-pending U.S. patent application Ser. No. 10/786,825 filed Feb. 25, 2004, the disclosures of which are hereby incorporated by reference herein, describe ways of mounting caps to chips, especially at a wafer scale, to permit the making of interconnects to the front surfaces of the chips from outside an area in which an active device area of the chip is located.
The embodiments of the invention address a particular need to provide a method of packaging chips having optoelectronic devices such as imaging devices. Such chips are typically packaged in assemblies with one or more lenses, e.g., lens turrets. In packaging such chips it is important to avoid the surface of the optoelectronic device from becoming contaminated by a particle, e.g., from dust. In addition, it is desirable to provide an efficient and reliable way of packaging optoelectronic chips together with optical elements such as lenses and/or lens mounts, despite a difference in the coefficient of thermal expansion (CTE) between the chip and the optical element.
As shown in
One particular class of transparent and translucent materials, amorphous nylon, has a CTE of about 9 ppm/° K, which is somewhat greater than the CTE of silicon, but which is still less than one order of magnitude greater than silicon. Accordingly, with respect to embodiments described herein in which arrays of attached unitary covers are bonded to arrays of attached chips, e.g., in wafer form, the unitary covers can be fabricated from a material, such as amorphous nylon, which has a desirably low CTE. Another class of materials which can be used includes liquid crystal polymers. Certain liquid crystal polymers have CTE's less than one order of magnitude greater than the CTE of silicon, and in some cases as low as about 5 ppm/° K., and thus provide a good expansion match to silicon. The optical transmission per unit thickness of the liquid crystal polymers generally is lower than that of other transparent polymers, but nonetheless acceptable in many applications.
As further shown in
Typically, the sealant used to form the ring seal 28 includes a material which has a low modulus of elasticity in order to maintain the optical element 14 in proper alignment and at a desired spacing relative to the optoelectronic element 16. However, the sealant material need not have high hermeticity, since the primary purpose of the cover and the seal is for preventing particle of the optoelectronic device, e.g., dust and droplet contamination, such as from condensation. Thus, for optoelectronic devices, the sealant 28 need not provide a hermetic seal according to the stringent standards normally associated with the packaging of SAW chips.
As further shown in
After all of the unitary elements 50 are bonded to the chips of the wafer and the conductive interconnections are so formed, the chips are then severed into individual chips as shown in
In another embodiment shown in
To form the covered chip shown in
As further shown in
As further shown in
In addition,
As shown in
As further illustrated in the plan view provided in
The processes described above for mounting the covers to the chips and for providing conductive interconnects need not be performed to simultaneously mount all of the covers to all of the chips of an entire wafer. Instead, in an alternative process, only a plurality of the chips of a wafer, in form of an array, are mounted simultaneously to a corresponding number of covers. Thereafter, the process can be repeated to mount the covers to the chips of a different portion of the wafer, and the process then repeated again and again while the chips remain attached in wafer form, until covers have been mounted to all of the chips of the wafer. Thereafter, in such alternative process, the wafer is diced into individually covered chips.
Although the invention herein has been described with reference to particular embodiments, it is to be understood that these embodiments are merely illustrative of the principles and applications of the present invention. It is therefore to be understood that numerous modifications may be made to the illustrative embodiments and that other arrangements may be devised without departing from the spirit and scope of the present invention as defined by the appended claims.
Claims
1. A covered chip, comprising:
- a chip having a front surface, an optically active circuit area and bond pads disposed at said front surface; and
- an at least partially optically translucent or transparent unitary cover mounted to said front surface of said chip, having at least one optical element integrated in said unitary cover, aligned with said optically active circuit area and vertically spaced from said optically active circuit area.
2. A covered chip as claimed in claim 1, wherein said optical element is operable to perform at least one of: (i) altering a direction of light radiated from said active circuit area when said active circuit area produces the light; and (ii) altering a direction of light impinging on said optical element in a direction toward said active circuit area.
3. The covered chip as claimed in claim 1, wherein said optical element has a bottom surface adjacent said front surface of said chip and a top surface opposite said bottom surface, wherein at least one of said top and bottom surfaces is non-planar.
4. The covered chip as claimed in claim 1, wherein said unitary cover consists essentially of one or more polymers.
5. The covered chip as claimed in claim 1, wherein said covered chip further comprises at least one conductive interconnect extending from at least one of said bond pads through said unitary cover to a top surface of said unitary cover.
6. The covered chip as claimed in claim 1, wherein said unitary cover further comprises at least one through hole aligned to at least one of said bond pads, said covered chip further comprising at least one conductive interconnect extending from said at least one bond pad at least partially through said at least one through hole.
7. The covered chip as claimed in claim 1, wherein said optical element is a first optical element, said covered chip further comprising a second optical element mounted in alignment with said first optical element.
8. The covered chip as claimed in claim 7, wherein said unitary cover includes one or more raised mounts disposed above said top surface of said first optical element, said second optical element being mounted to said mounts.
9. A covered chip as claimed in claim 1, wherein said optical element includes at least one element selected from the group consisting of a lens, a diffraction grating, a hologram, an at least partially reflective reflector, and a filter.
10. A covered chip as claimed in claim 1, wherein said unitary cover consists essentially of silicon and includes a bottom surface adjacent to said front surface of said chip, a top surface opposite said bottom surface and a thinned region having a second surface between said top and bottom surfaces, said thinned region overlying said optically active circuit area, wherein said optical element includes said thinned region.
11. A covered chip as claimed in claim 10, wherein said optical element includes a sidewall extending upwardly from said bottom surface to said second surface, said optical element including a reflector disposed on said sidewall.
12. A covered chip as claimed in claim 11, wherein said reflector includes a metal coating disposed on said sidewall.
13. A covered chip as claimed in claim 11, wherein said active circuit area includes an optical source.
14. A covered chip as claimed in claim 13, wherein said optical source is a laser.
15. A covered chip, comprising:
- a chip having a front surface, an optically active circuit area at said front surface and bond pads disposed on said front surface; and
- a unitary cover mounted to said front surface of said chip, said unitary cover consisting essentially of one or more polymers, and having an inner surface adjacent to said chip and an outer surface opposite said inner surface, and including one or more mounts disposed at positions above said outer surface, said mounts adapted for mounting an optical element.
16. The covered chip as claimed in claim 15, further comprising said optical element mounted to said mounts.
17. The covered chip as claimed in claim 15, wherein said unitary cover includes an opening aligned with said active circuit area.
18. The covered chip as claimed in claim 17, wherein said unitary cover is essentially opaque to wavelengths of interest with respect to said active circuit area.
19. The covered chip as claimed in claim 16, wherein said unitary cover is essentially optically transmissive at wavelengths of interest with respect to said active circuit area and covers said active circuit area.
20. The covered chip as claimed in claim 15, wherein said covered chip further comprises at least one conductive interconnect extending from at least one of said bond pads through said unitary cover to a top surface of said unitary cover.
21. The covered chip as claimed in claim 15, wherein said unitary cover further comprises at least one through hole aligned to at least one of said bond pads, said covered chip further comprising at least one conductive interconnect extending from said at least one bond pad at least partially through said at least one through hole.
22. The covered chip as claimed in claim 20, wherein said one or more mounts are one or more first mounts and said unitary cover includes one or more second mounts disposed above said one or more first mounts and a second optical element mounted to said one or more second mounts.
23. The covered chip as claimed in claim 20, wherein said unitary cover further includes one or more stops disposed at said bottom surface, said stops maintaining said active circuit area at at least a minimum spacing from said optical element.
24. A method of simultaneously forming a plurality of covered optically active chips, comprising:
- providing an array of optically active chips, each chip having a front surface and an optically active circuit area at said front surface;
- providing an array of unitary optically transmissive covers, each cover having at least one of (i) an integrated optical element and (ii) a mount adapted to hold an optical element;
- aligning at least ones of the chips to ones of the covers; and
- simultaneously joining the ones of the chips to the aligned ones of the covers to form said covered chips.
25. The method as claimed in claim 24, wherein the ones of the chips include a plurality of chips but less than all of said chips so that the plurality of chips is aligned with a plurality of the covers and the plurality of the chips are simultaneously joined to the plurality of the covers.
26. The method as claimed in claim 24, wherein all of the chips of the array of chips are simultaneously aligned to all of the covers of the array of covers and all of the chips of the array of chips are simultaneously joined to all of the covers of the array of covers.
27. The method as claimed in claim 26, wherein said covers consist essentially of one or more polymers.
28. The method as claimed in claim 27, wherein at least some of the chips of the array remain attached to others of the chips while the chips are aligned and joined to the covers, the method further comprising severing the joined chips from each other to provide individual covered chips.
29. The method as claimed in claim 28, wherein the array of covers is provided as a unitary piece including said covers and a plurality of stress-bearing members connecting said covers.
30. The method as claimed in claim 29, wherein said stress-bearing members include springs.
31. The method as claimed in claim 29, further comprising supporting said array of covers temporarily on a platen having a coefficient of thermal expansion (CTE) which matches a CTE of said chips, each said cover spaced horizontally from at least one other of said covers, wherein said cover spacing corresponds to a chip spacing between ones of said optically active circuit areas of said chips, such that said array of covers is aligned and joined to said array of chips at an elevated temperature, despite a difference in a CTE between said array of covers and said chips.
32. The method as claimed in claim 31, further comprising detaching said platen from said array of covers after said joining.
33. The method as claimed in 31, wherein said covers are attached to said platen by a temporary adhesive.
34. The method as claimed in claim 33, wherein said adhesive is degradable by ultraviolet light, and said platen is detached from said array of covers by irradiating said adhesive with ultraviolet light.
Type: Application
Filed: Aug 27, 2004
Publication Date: Mar 31, 2005
Applicant: Tessera, Inc. (San Jose, CA)
Inventors: Catherine De Villeneuve (San Jose, CA), Giles Humpston (San Jose, CA), David Tuckerman (Orinda, CA)
Application Number: 10/928,839