Level shift circuit
In a level shift circuit, the threshold voltage of N-type high-voltage transistors, to whose gates the voltage of a low-voltage supply VDD is applied, is set low. An input signal IN powered by the low-voltage supply VDD is input to the gate of an N-type transistor by way of an inverter. Therefore, even if the potentials at nodes W3 and W4 exceed the voltage of the low-voltage supply VDD, reverse current flow from the nodes W3 and W4 via parasitic diodes within the inverters into the low-voltage supply VDD is prevented. A protection circuit, composed of N-type transistor whose respective gates are fixed to the low-voltage supply VDD, is disposed between the two N-type high-voltage transistors N5, N6 and two N-type low-voltage transistors N1, N2 for receiving the complementary signals IN and XIN, thereby preventing the breakdown of those N-type complementary-signal-receiving transistors.
This non-provisional application claims priority under 35 U.S.C.§119(a) on Patent Applications No. 2003-421155 filed in Japan on Dec. 18, 2003 and No. 2004-330249 filed in Japan on Nov. 15, 2004, the entire contents of which are hereby incorporated by references.
BACKGROUND OF THE INVENTIONThe present invention relates to level shift circuits for translating logic levels, and more particularly relates to level shift circuits configured to operate at low voltage with reduced power dissipation.
A conventional level shift circuit disclosed in Japanese Laid-Open Publication No. 4-40798 has been known.
The level shift circuit shown in
All of the devices other than the first and second inverters INV1 and INV2 are high-voltage devices that operate at a high voltage, e.g., 3.3 V, supplied from a high-voltage supply VDD3. The two N-type transistors N5 and N6 receive mutually complimentary signals at their respective sources. More specifically, the source of the N-type transistor N5 receives the inverted version of an input signal from the first inverter INV1, while the source of the N-type transistor N6 receives a signal at the same level as that of the input signal by way of the first and second inverters INV1 and INV2. The gates of the N-type transistors N5 and N6 are connected to the low-voltage supply VDD. The sources of the P-type transistors P1 and P2 are connected to the high-voltage supply VDD3, while their respective drains are connected to the respective drains of the N-type transistors N5 and N6. The connecting point, at which the N-type transistor N6 and the P-type transistor P2 are joined, is connected to an output terminal OUT.
Next, operation of the level shift circuit will be described. When an input signal is at the H level (i.e., the voltage level of the low-voltage supply VDD) and the inverted version of the input signal is at the L (i.e., VSS=0 V) level, the N-type transistor N5 is on, the N-type transistor N6 is off, the P-type transistor P1 is off, and the P-type transistor P2 is on. As a result, the voltage at the output terminal OUT is at the H (i.e., VDD3) level. On the other hand, when the input signal is at the L (i.e., VSS=0 V) level and the inverted version of the input signal is at the H (i.e., VDD) level, the N-type transistor N5 is off, the N-type transistor N6 is on, the P-type transistor P1 is on, and the P-type transistor P2 is off. As a result, the voltage at the output terminal OUT is at the L (i.e., VSS=0 V) level. The level shift circuit shown in
Nevertheless, if the voltage of the low-voltage supply VDD is set to a low voltage close to the threshold voltage of the N-type transistors N5 and N6, for example, the conventional level shift circuit shown in
Now, it will be discussed how the level shift circuit of
Another conventional level shift circuit is disclosed in Japanese Laid-Open Publication No. 2001-298356.
The level shift circuit of
The level shift circuit further includes a latch circuit E and a disconnecting circuit D2. The latch circuit E includes first and second two-input NAND circuits NAND11 and NAND12, which latch the potentials at the first and second nodes W11 and W12, respectively. The NAND circuit NAND11 is connected at its output side to an output terminal OUT. The disconnecting circuit D2 is composed of a pair of N-type transistors N13 and N14 and disposed in ground paths going from the respective first and second nodes W11 and W12 via the respective N-type complementary-signal-pair-receiving transistors N11 and N12 to the ground, and disconnects the ground paths. The two NAND circuits NAND11 and NAND12 of the latch circuit E are connected at their respective output sides to inverter circuits INV12 and INV13. The inverter circuits INV12 and INV13 function as a power supply control circuit for controlling the power supply circuit D1 and as a disconnection control circuit for controlling the disconnecting circuit D2. Outputs from the inverter circuits INV12 and INV13 are input to the respective gates of the two P-type transistors P11 and P12 of the power supply circuit D1 and to the respective gates of the two N-type transistors N13 and N14 of the disconnecting circuit D2.
In the level shift circuit, the inverter INV11 is composed of a low-voltage device which operates at a low voltage of 1.5 V, for example, supplied from the low-voltage supply VDD. All of the other devices are composed of high-voltage devices which operate at a high voltage of 3.3 V, for example, supplied from the high-voltage supply VDD3.
Next, it will be described how the level shift circuit of
In the above-described state, if the input signal changes from the L (i.e., 0 V) level to the H (i.e., VDD) level, the N-type complementary-signal-receiving transistor N11 turns on. At this time, the N-type transistor N13 of the disconnecting circuit D2 is on, and the potential at the first node W11 changes from the H (i.e., VDD3) level to the L (i.e., 0 V) level, which causes the logic of the latch circuit E to be inverted to the opposite; the output of the NAND circuit NAND11 is inverted to the H (i.e., VDD3) level, while the output of the NAND circuit NAND12 is inverted to the L (i.e., 0 V) level. With this level inversion, the N-type transistor N13 of the disconnecting circuit D2 is turned off, while the P-type transistor P11 of the power supply circuit D1 is turned on, thereby allowing the high-voltage supply VDD3 to precharge the first node W11 to the H (i.e., VDD3) level. On the other hand, the other P-type transistor P12 of the power supply circuit D1 turns off so as to stop precharging of the second node W12 by the high-voltage supply VDD3, while the N-type transistor N14 of the disconnecting circuit D2 turns on so as to connect the second node W12 to the N-type transistor N12 being in the off state, whereby the level shift circuit enters a waiting state in which the level shift circuit waits for the next input signal change. Since the output of the NAND circuit NAND11 of the latch circuit E is at the H (i.e., VDD3) level, the voltage at the output terminal OUT is at the H (i.e., VDD3) level.
Today, in order to reduce power dissipation, for example, there are tendencies to further lower voltage supplied from a power supply. Nevertheless, in the conventional level shift circuit shown in
To address this problem, if N-type low-voltage transistors which are capable of withstanding only a low voltage and whose threshold voltage is lower than that of the N-type high-voltage transistors N11 and N12 are employed, the level shift circuit of
However, when the conventional level shift circuit shown in
It is therefore an object of the present invention to provide a level shift circuit, in which in a case where the threshold voltage of N-type high-voltage transistors N5 and N6 is set low considering that the power supply voltage of a low-voltage supply VDD is set low, even if the potentials at the sources of those N-type transistors increase beyond the voltage of the low-voltage supply VDD, a current flow into the low-voltage supply VDD is prevented so as to suppress increases in power dissipation.
In order to achieve the above object, the present invention adopts the following structures. In the inventive level shift circuit, unlike in the conventional level shift circuit, an input signal at a low-voltage supply VDD level is not input to the sources of N-type first and second high-voltage transistors, and instead, the input signal is input to the gates of N-type low-voltage transistors, thereby preventing current flow into the low-voltage supply VDD. Furthermore, in the inventive level shift circuit, a protection circuit is interposed between the N-type low-voltage transistors and the N-type high-voltage transistors. The protection circuit restricts the voltage applied to the drains of the N-type low-voltage transistors to a low voltage, thereby preventing the breakdown of the N-type low-voltage transistors.
A second object of the present invention is to provide a level shift circuit, in which N-type complementary-input-signal-pair-receiving transistors present in a level shift circuit such as shown in
To achieve the second object, the inventive level shift circuit employs a configuration in which N-type transistors for receiving a pair of complementary signals are changed from high-voltage devices to low-voltage transistors, and a protection circuit is added for preventing application, to the N-type low-voltage transistors, of a voltage exceeding the withstand voltage of the N-type low-voltage transistors.
More specifically, an inventive level shift circuit includes: two N-type signal-receiving low-voltage transistors, which receive at their respective gates complementary first and second input signals powered by a low-voltage supply, and each of which has first and second terminals, the first terminals of the N-type signal-receiving low-voltage transistors being grounded, the second terminals of the N-type signal-receiving low-voltage transistors being connected to first and second nodes, respectively; two N-type high-voltage transistors, each of which includes first and second terminals, which receive at their respective gates a voltage of the low-voltage supply or the complementary first and second input signals powered by the low-voltage supply, and which turn on in a complementary manner according to the first and second input signals, the first terminals of the N-type high-voltage transistors being connected to third and fourth nodes, respectively, the second terminals of the N-type high-voltage transistors being connected to fifth and sixth nodes, respectively; a power supply circuit, which includes a first terminal connected to a high-voltage supply, a second terminal connected to the fifth node, and a third terminal connected to the sixth node, and supplies a voltage of the high-voltage supply to one of the fifth and sixth nodes, while blocking the supply of the voltage of the high-voltage supply to the other of the fifth and sixth nodes; and a protection circuit, which includes first, second, third, and fourth terminals connected to the first, second, third, and fourth nodes, respectively, and restricts voltages at the first and second nodes to not more than the voltage of the low-voltage supply.
According to an embodiment of the inventive level shift circuit, the protection circuit includes two N-type protection transistors each including first and second terminals, the first terminals of the N-type protection transistors being connected to the first and second nodes, respectively, the second terminals of the N-type protection transistors being connected to the third and fourth nodes, respectively.
According to an embodiment of the inventive level shift circuit, the voltage of the low-voltage supply is supplied to the gates of the two N-type protection transistors in the protection circuit.
According to an embodiment of the inventive level shift circuit, the complementary first and second input signals are respectively input via delay circuits to the gates of the two N-type protection transistors in the protection circuit.
According to an embodiment of the inventive level shift circuit, the complementary first and second input signals are input directly to the respective gates of the N-type protection transistors in the protection circuit.
According to an embodiment of the inventive level shift circuit, the protection circuit includes two protection diodes which are respectively connected to the first and second nodes at their respective cathodes and to the third and fourth nodes at their respective anodes.
According to an embodiment of the inventive level shift circuit, the voltage of the low-voltage supply is supplied to the respective gates of the two N-type high-voltage transistors.
According to an embodiment of the inventive level shift circuit, a stop mode signal, which is put to a low potential level when the level shift circuit is to be stopped, is input to the gates of the two N-type high-voltage transistors.
According to an embodiment of the inventive level shift circuit, the complementary first and second input signals are respectively input via delay circuits to the gates of the two N-type high-voltage transistors.
According to an embodiment of the inventive level shift circuit, the complementary first and second input signals are input directly to the gates of the two N-type high-voltage transistors, respectively.
According to an embodiment of the inventive level shift circuit, the inventive level shift circuit further includes first and second clamp circuits, which are disposed between the low-voltage supply and the third and fourth nodes, respectively, and which clamp voltages at the third and fourth nodes to the voltage of the low-voltage supply.
According to an embodiment of the inventive level shift circuit, individual threshold voltages of the two N-type high-voltage transistors are set lower than individual threshold voltages of the two N-type signal-receiving low-voltage transistors.
As described above, the inventive level shift circuit has the configuration in which the two N-type high-voltage transistors are respectively connected in series with the two N-type complementary-signal-receiving transistors, which receive the low-voltage complementary signals at their respective gates. Therefore, there is no current path going from the source terminals of the N-type high-voltage transistors to inverters for generating the complementary signals. Accordingly, unlike in the conventional circuits, current flow, going from the source terminals of the N-type high-voltage transistors into the low-voltage supply VDD via parasitic diodes in the complementary-signal-generating inverters, is prevented.
In addition, even if the voltages at the source terminals of the N-type high-voltage transistors are increased to a high voltage exceeding the voltage of the low-voltage supply VDD, the protection circuit, which is interposed between the N-type high-voltage transistors and the N-type complementary-signal-receiving transistors, restricts the drain potentials of the N-type complementary-signal-receiving transistors to less than the voltage of the low-voltage supply VDD. This reliably prevents application of a potential equal to or higher than the voltage of the low-voltage supply VDD between the terminals of the N-type complementary-signal-receiving transistors.
Moreover, in one embodiment of the inventive level shift circuit, the sources of the two N-type high-voltage transistors are respectively connected to the clamp circuits, which clamp the source potentials of those N-type transistors to the voltage of the low-voltage supply VDD. Thus, even if the source potentials of those N-type high-voltage transistors increase beyond the voltage of the low-voltage supply VDD, it is possible to restrict those source potentials to not more than the voltage of the low-voltage supply VDD. Therefore, application of the voltage of the low-voltage supply VDD between the terminals of the protection circuit is also prevented reliably.
Furthermore, in another embodiment of the inventive level shift circuit, the threshold voltage of the two N-type high-voltage transistors is set low, so that the level shift circuit operates reliably, even if the voltage of the low-voltage supply VDD is set low.
A second inventive level shift circuit is a level shift circuit for receiving complementary first and second signals powered by a low-voltage supply and performing level shifting of potentials of the first and second signals to a potential of a high-voltage supply. The second inventive level shift circuit includes: two N-type signal-receiving low-voltage transistors, which receive at their respective gates the complementary first and second input signals, and each of which has first and second terminals, the first terminals of the N-type signal-receiving low-voltage transistors being grounded, the second terminals of the N-type signal-receiving low-voltage transistors being connected to first and second nodes, respectively; a power supply circuit, which includes a first terminal connected to the high-voltage supply, a second terminal connected to the first node, and a third terminal connected to the second node, and supplies a voltage of the high-voltage supply to one of the first and second nodes, while blocking the supply of the voltage of the high-voltage supply to the other of the first and second nodes; a power supply control circuit for controlling the power supply circuit; a resistor for connecting the first and second nodes: a latch circuit for latching potentials at the first and second nodes; a disconnecting circuit, which is disposed in two ground paths going from the respective first and second nodes via the respective two N-type signal-receiving low-voltage transistors to the ground, and which disconnects one of the two ground paths and connects the other of the two ground paths; a disconnection control circuit for controlling the disconnecting circuit; and a protection circuit, which is disposed between the first node and one of the two N-type signal-receiving low-voltage transistors and between the second node and the other of the two N-type signal-receiving low-voltage transistors, and restricts a voltage applied between the two terminals of each of the two N-type low-voltage transistors to not more than a withstand voltage of the two N-type low-voltage transistors.
According to an embodiment of the second inventive level shift circuit, the protection circuit also functions as the disconnecting circuit.
According to an embodiment of the second inventive level shift circuit, the protection circuit is formed by disposing an N-type transistor in each of the two ground paths.
According to an embodiment of the second inventive level shift circuit, the protection circuit is formed by disposing two N-type transistors in series in each of the two ground paths.
According to an embodiment of the second inventive level shift circuit, the protection circuit is formed by disposing an N-type transistor and a diode in series in each of the two ground paths.
According to an embodiment of the second inventive level shift circuit, the protection circuit includes a clamp circuit, which connects connecting points, at each of which the series-circuit forming two devices are joined, with the low-voltage supply and clamps individual potentials at the connecting points to the voltage of the low-voltage supply.
According to an embodiment of the second inventive level shift circuit, one or ones of circuits other than the protection circuit include an N-type high-voltage transistor capable of withstanding the voltage of the high-voltage supply, and the protection circuit includes an N-type transistor whose threshold voltage is set lower than a threshold voltage of the N-type high-voltage transistor.
According to an embodiment of the second inventive level shift circuit, the disconnection control circuit controls the disconnecting circuit based on the potentials at the first and second nodes latched by the latch circuit, so that one of the two ground paths is connected, while the other of the two ground paths is disconnected.
According to an embodiment of the second inventive level shift circuit, the disconnection control circuit receives the complementary first and second input signals and controls the disconnecting circuit based on the received complementary first and second input signals, so that one of the two ground paths is connected, while the other of the two ground paths is disconnected.
According to an embodiment of the second inventive level shift circuit, the disconnection control circuit includes two inverter circuits for inverting the complementary first and second input signals, respectively.
According to an embodiment of the second inventive level shift circuit, the disconnection control circuit includes two delay circuits for respectively delaying the complementary first and second input signals by a fixed amount of time.
According to an embodiment of the second inventive level shift circuit, the latch circuit has first and second NAND circuits; the first NAND circuit receives the potential at the first node and an output produced from the second NAND circuit; and the second NAND circuit receives the potential at the second node and an output produced from the first NAND circuit.
According to an embodiment of the second inventive level shift circuit, the disconnection control circuit, powered by the high-voltage supply, generates a high-voltage control signal, and the protection circuit, which also functions as the disconnecting circuit, includes a lowering circuit for lowering the high-voltage control signal produced from the disconnection control circuit to the voltage of the low-voltage supply.
As described above, the second inventive level shift circuit, the N-type transistors for receiving the complementary signal pair are composed of low-voltage transistors whose threshold voltage is low. Thus, even if the voltage of the low-voltage supply is set to a lower voltage, the low-voltage transistors operate as intended, allowing the level shift circuit to reliably perform the desired level shifting operation. In addition, the protection circuit prevents application, between the two terminals of the N-type complementary-signal-pair-receiving transistors, of a voltage exceeding the withstand voltage of the N-type complementary-signal-pair-receiving transistors, thereby preventing the breakdown of the N-type complementary-signal-receiving transistors.
BRIEF DESCRIPTION OF THE DRAWINGS
Hereinafter, preferred embodiments of the present invention will be described with reference to the accompanying drawings.
First Embodiment
In
In
The drain of the N-type signal-receiving transistor N1 is connected to an N-type protection transistor (i.e., a third N-type transistor) N3 and their connecting point serves as a first node W1. The gate of the N-type protection transistor N3 is connected to the low-voltage supply VDD. Likewise, the drain of the N-type signal-receiving transistor N2 is connected to an N-type protection transistor (i.e., a fourth N-type transistor) N4 and their connecting point is a second node W2. The gate of the N-type protection transistor N4 is connected to the low-voltage supply VDD.
In the level shift circuit shown in
The drain of the N-type protection transistor N3 is connected to an N-type high-voltage transistor (i.e., a fifth N-type transistor) N5 and their connecting point serves as a third node W3. The voltage of the low-voltage supply VDD is input to the gate of the N-type high-voltage transistor N5. The drain of the N-type protection transistor N4 is connected to an N-type high-voltage transistor (i.e., a sixth N-type transistor) N6 and their connecting point is a fourth node W4. The voltage of the low-voltage supply VDD is input to the gate of the N-type high-voltage transistor N6.
In
The threshold voltage of the N-type complementary-signal-receiving transistors N1 and N2 is set to a typical value, for example, 0.3 V. On the other hand, the threshold voltage of the N-type high-voltage transistors N5 and N6 is set to a voltage of 0 V, for example, that is lower than the threshold voltage (0.3 V) of the N-type complementary-signal-receiving transistors N1 and N2. The threshold voltage of the two N-type transistors N3 and N4 forming the protection circuit B is set to 0.3 V, for example, as in the case of the N-type complementary-signal-receiving transistors N1 and N2. The threshold voltage of the pair of P-type transistors P1 and P2 is set to a typical value, for example, 0.7 V.
Hereinafter, it will be described how the level shift circuit having the above-mentioned configuration operates. First, in a steady state in which the potential of a signal received at the input terminal IN is at the H (i.e., VDD) level, the N-type transistor N1 is off, the N-type transistor N2 is on, the N-type transistor N4 is on, the N-type transistor N6 is on, the P-type transistor P1 is on, the P-type transistor P2 is off, the N-type transistor N5 is off, and the N-type transistor N3 is off. The fifth node W5 has the potential (3.3 V) of the high-voltage supply VDD3, while the potential at the sixth node W6 is 0 V. As a result, the voltage of the output terminal OUT is at the L (0 V) level.
The two N-type signal-receiving transistors N1 and N2 are composed of low-voltage devices capable of withstanding the voltage of the low-voltage supply VDD and their threshold voltage is a typical value of 0.3 V. If these transistors N1 and N2 are composed of high-voltage devices capable of withstanding the voltage of the high-voltage supply VDD3, their threshold voltage will be a typical value of, e.g., 0.7 V. Therefore, in this embodiment, even if the voltage of the low-voltage supply VDD is set lower by the amount of voltage reduction (i.e., 0.4 V=0.7 V−0.3 V) in the threshold voltage, the level shift circuit of
In addition, when the N-type signal-receiving low-voltage transistor N1 is in the off state, the N-type high-voltage transistor N5 is also in the off state, so that the potential (3.3 V supplied from the high-voltage supply VDD3) at the fifth node W5 is not applied to the N-type signal-receiving low-voltage transistor N1 being in the off state, thereby preventing the breakdown of the N-type low-voltage transistor N1. Moreover, even if the voltage of the low-voltage supply VDD, to which the gate of the N-type high-voltage transistor N5 is connected, is set lower, the N-type high-voltage transistor N5 operates in an excellent manner, because the threshold voltage of the N-type high-voltage transistor N5 is 0 V, which is lower than a typically employed value.
Furthermore, if the threshold voltage of the N-type high-voltage transistor N5 varies to drop below 0 V and become a negative value due to factors such as variations in temperature or variations in the fabrication process, the potential at the node W3 increases to exceed the voltage of the low-voltage supply VDD. Even in that case, the N-type protection transistor N3 allows the potential at the node W1 to become the voltage of (VDD−threshold voltage=VDD−0.3 V), which prevents application of a voltage exceeding the voltage of the low-voltage supply VDD between the terminals of the N-type signal-receiving transistor N1.
Moreover, since the inverted signal XIN produced from the inverter INV1 is input to the gate of the N-type signal-receiving transistor N1, no current flows from the node W3 via a parasitic diode within the inverter INV1 into the low-voltage supply VDD.
On the other hand, in a steady state in which the potential of the signal at the input terminal IN is at the L (i.e., 0 V) level, the N-type transistor N1 is on, the N-type transistor N2 is off, the N-type transistor N3 is on, the N-type transistor N5 is on, the P-type transistor P1 is off, the P-type transistor P2 is on, the N-type transistor N6 is off, and the N-type transistor N4 is off. The potential at the fifth node W5 is 0 V, while the sixth node W6 has the potential (3.3 V) of the high-voltage supply VDD3. As a result, the voltage at the output terminal OUT is at the H (3.3 V) level.
In this case, the effects achieved in the above-described steady state in which the potential of the signal received at the input terminal IN is at the H (VDD) level are also attained. More specifically, even if the voltage of the low-voltage supply VDD is set lower, the level shift circuit of
Moreover, even if the threshold voltage of the N-type high-voltage transistor N6 varies to decrease due to factors such as variations in temperature or variations in the fabrication process, causing the potential at the node W4 to increase beyond the voltage of the low-voltage supply VDD, the N-type protection transistor N4 allows the potential at the node W2 to be the voltage of (VDD−threshold voltage). This prevents application of a voltage exceeding the voltage of the low-voltage supply VDD between the terminals of the N-type signal-receiving transistor N2.
In addition, since the inverted signal XXIN (=IN) produced from the inverter INV2 is input to the gate of the N-type signal-receiving transistor N2, no current flows from the node W4 via a parasitic diode within the inverter INV2 into the low-voltage supply VDD.
The threshold voltage of the N-type high-voltage transistors N5 and N6 is set as low as about 0 V, for example. Therefore, even if the voltage of the low-voltage supply VDD is set low, the level shift circuit of
This modified example is obtained by making modifications to the internal configuration of the power supply circuit A of the first embodiment. More specifically, in the power supply circuit A shown in
The reference marks P3 and P4 denote a pair of current-blocking transistors composed of P-type transistors. The sources of the current-blocking transistors P3 and P4 are connected to the high-voltage supply VDD3, and their drains are connected to the respective sources of the P-type transistors P1 and P2. The connecting point, at which the current-blocking transistor (i.e., a third P-type transistor) P3 and the first P-type transistor P1 are connected together, is a seventh node W7, and the connecting point, at which the other current-blocking transistor (i.e., a fourth P-type transistor) P4 and the second P-type transistor P2 are connected together, is an eighth node W8. The gate of the current-blocking transistor P3 is connected to the sixth node W6 via an inverter INV3, while the gate of the other current-blocking transistor P4 is connected to the sixth node W6 via the inverter INV3 and an inverter INV4. The inverter INV4 is connected at its output side to an output terminal OUT. Moreover, the reference mark P5 denotes a resistor composed of a P-type transistor whose gate is grounded. One end of the resistor P5 is connected to the seventh node W7, while the other end thereof is connected to the eighth node W8.
In the level shift circuit of
This modified example is obtained by making other modifications to the internal configuration of the power supply circuit A of the first embodiment.
More specifically, the power supply circuit A of
In the level shift circuit of
In the configuration shown in
In the level shift circuit configured in the above manner, the potentials at the nodes W1 and W2 are respectively lower than the potentials at nodes W3 and W4 by the respective threshold voltages of the diodes D1 and D2, thereby preventing application of a voltage exceeding the voltage of a low-voltage supply VDD between the terminals of N-type signal-receiving transistors N1 and N2. In other respects, the circuit operates and functions in the same manner as in the first embodiment.
As shown in
Alternatively, as shown in
In this embodiment, a stop-mode input signal terminal STOP is added in common to the gates of the N-type high-voltage transistors N5 and N6 of the level shift circuit of the first embodiment shown in
When a stop-mode signal at the H (1.5 V) level (i.e., at the voltage of a low-voltage supply VDD) is input to the stop-mode input terminal STOP, the level shift circuit of this embodiment operates and functions in the same way as that of the first embodiment. On the other hand, when a stop-mode signal at the L (0 V) level is input to the stop-mode input terminal STOP, N-type high-voltage transistors N5 and N6 are tuned off to stop the level shift circuit, thereby preventing a flow-through current from a high-voltage supply VDD3 into the ground.
As in the second embodiment, instead of connecting the low-voltage supply VDD with the gates of N-type transistors N3 and N4, the diodes shown in
The configuration of
In this embodiment, when the potential of a signal received at an input terminal IN is at the H (VDD) level, the voltage at the gate of the N-type high-voltage transistor N5 becomes at the L (0 V) level after a predetermined time delay. And the voltage at the gate of the other N-type high-voltage transistor N6 becomes at the H (VDD) level after the predetermined time delay. At this time, the N-type transistor N1 is off, the N-type transistor N2 is on, the N-type transistor N4 is on, the N-type transistor N6 is on, the P-type transistor P1 is on, the P-type transistor P2 is off, the N-type transistor N5 is off, and the N-type transistor N3 is on. A fifth node W5 has the potential (3.3 V) of a high-voltage supply VDD3, while the potential at a sixth node W6 is 0 V. As a result, the voltage at an output terminal OUT is at the L (0 V) level. At this time, a first node W1 has a potential of 0 V, thereby preventing application of a voltage exceeding the voltage of a low-voltage supply VDD between the terminals of the N-type signal-receiving transistor N1.
On the other hand, the potential of the signal received at the input terminal IN is at the L (0 V) level, the voltage at the gate of the N-type high-voltage transistor N5 becomes at the H (VDD) level after the predetermined time delay. And the voltage at the gate of the other N-type high-voltage transistor N6 becomes at the L (0 V) level after the predetermined time delay. At this time, the N-type transistor N1 is on, the N-type transistor N2 is off, the N-type transistor N3 is on, the N-type transistor N5 is on, the P-type transistor P1 is off, the P-type transistor P2 is on, the N-type transistor N6 is off, and the N-type transistor N4 is on. The potential at the fifth node W5 is 0 V, while the sixth node W6 has the potential (3.3 V) of the high-voltage supply VDD3. As a result, the voltage at the output terminal OUT is at the H (3.3 V) level. In this situation, the potential at a second node W2 is 0 V, thereby preventing application of a voltage exceeding the voltage of the low-voltage supply VDD between the terminals of the N-type signal-receiving transistor N2. The other functions are the same as those described in the first embodiment.
As in the second embodiment, instead of connecting the low-voltage supply VDD with the gates of the N-type protection transistors N3 and N4, diodes may be employed as a protection circuit B.
Fifth Embodiment
The configuration shown in
In the level shift circuit of this embodiment, when the potential of a signal received at an input terminal IN is at the H (VDD) level, the voltages at the gates of the N-type protection transistor N3 and N-type high-voltage transistor N5 become at the L (0 V) level after a predetermined time delay. And the voltages at the gates of the N-type protection transistor N4 and N-type high-voltage transistor N6 become at the H (VDD) level after the predetermined time delay. At this time, an N-type transistor N1 is off, an N-type transistor N2 is on, the N-type transistor N4 is on, the N-type transistor N6 is on, a P-type transistor P1 is on, a P-type transistor P2 is off, the N-type transistor N5 is off, and the N-type transistor N3 is off. A fifth node W5 has the potential (3.3 V) of a high-voltage supply VDD3, while the potential at a sixth node W6 is 0 V. As a result, the voltage at an output terminal OUT becomes at the L (0 V) level. At this time, a first node W1 has a potential of 0 V, thereby preventing application of a voltage exceeding the voltage of a low-voltage supply VDD between the terminals of the N-type signal-receiving transistor N1.
On the other hand, the potential at the signal received at the input terminal IN is at the L (0 V) level, the voltages at the gates of the N-type protection transistor N3 and N-type high-voltage transistor N5 become at the H (VDD) level after the predetermined time delay. And the voltages at the gates of the N-type protection transistor N4 and N-type high-voltage transistor N6 become at the L (0 V) level after the predetermined time delay. In this situation, the N-type signal-receiving transistor N1 is on, the N-type transistor N2 is off, the N-type protection transistor N3 is on, the N-type transistor N5 is on, the P-type transistor P1 is off, the P-type transistor P2 is on, the N-type transistor N6 is off, and the N-type transistor N4 is off. The potential at the fifth node W5 is 0 V, while the sixth node W6 has the potential (3.3 V) of the high-voltage supply VDD3. As a result, the voltage at the output terminal OUT is at the H (3.3 V) level. At this time, the potential at a second node W2 is 0 V, thereby preventing application of a voltage exceeding the voltage of the low-voltage supply VDD between the terminals of the N-type signal-receiving transistor N2. The other functions are the same as those described in the first embodiment.
Sixth Embodiment
The configuration of
Operation of the level shift circuit of this embodiment differs from that of the fourth embodiment shown in
As in the second embodiment, instead of connecting a low-voltage supply VDD with the gates of N-type protection transistors N3 and N4, diodes may be employed as a protection circuit B.
Seventh Embodiment
The configuration of
Operation of the level shift circuit of this embodiment differs from that of the fifth embodiment shown in
The level shift circuit of this embodiment is obtained by adding first and second clamp circuits 16 between the node W3 and the low-voltage supply VDD and between the node W4 and the low-voltage supply VDD, respectively, in the level shift circuit of the first embodiment shown in
The threshold voltage of N-type high-voltage transistors N5 and N6 may vary due to variations in temperature or variations in the fabrication process, which may cause the potentials at the nodes W3 and W4 to increase beyond the voltage of the low-voltage supply VDD. However, in this embodiment, when the potentials at the nodes W3 and W4 increase to exceed the voltage of the low-voltage supply VDD, the clamp circuits 16 permit the charge at the nodes W3 and W4 to escape into the low-voltage supply VDD, thereby preventing application of a voltage exceeding the voltage of the low-voltage supply VDD between the terminals of the N-type protection transistors N3 and N4. In the other respects, the circuit operates and functions in the same manner as that of the first embodiment.
In this embodiment, the clamp circuits 16 are added to the configuration of the level shift circuit of the first embodiment. It will be obvious that the clamp circuits 16 may be added to the level shift circuits of the second through seventh embodiments.
Ninth Embodiment
In
In the level shift circuit shown in
In the level shift circuit of
Moreover, the reference mark E denotes a latch circuit composed of first and second two-input NAND circuits NAND11 and NAND12. The first NAND circuit NAND11 receives a signal from the first node W11 and an output signal from the second NAND circuit NAND12, while the second NAND circuit NAND12 receives a signal from the second node W12 and an output signal from the first NAND circuit NAND11, such that the first and second two-input NAND circuits NAND11 and NAND12 retain the respective potentials at the first and second nodes W11 and W12. The first NAND circuit NAND11 is connected at its output side to an output terminal OUT.
A disconnecting circuit D2 is provided in two ground paths GP11 and GP12, going from the respective first and second nodes W11 and W12 via the respective two N-type complementary-signal-receiving transistors N11 and N12 to the ground, and is interposed between the two N-type complementary-signal-receiving transistors N11 and N12 and the ground. The disconnecting circuit D2 is composed of two N-type transistors N13 and N14. The N-type transistor N13 is grounded at its source and connected at its drain to the N-type complementary-signal-receiving transistor N11. The other N-type transistor N14 is grounded at its source and connected at its drain to the other N-type complementary-signal-receiving transistor N12.
In addition, in the level shift circuit shown in
The level shift circuit of this embodiment shown in
Hereinafter, it will be described how the level shift circuit having the above-mentioned configuration operates.
In a steady state, the potentials at the first and second nodes W11 and W12 are both at the H (i.e., VDD3) level. When an input signal is at the L (i.e., 0 V) level, the N-type complementary-signal-receiving transistors N11 and N12 are off and on, respectively, and the respective outputs of the first and second NAND circuits NAND11 and NAND12 of the latch circuit E are at the L (i.e., 0 V) level and at the H (i.e., VDD3) level, respectively, such that the first and second NAND circuits NAND11 and NAND12 retain the logic of the respective levels. At this time, the P-type transistors P11 and P12 of the power supply circuit D1 are off and on, respectively, and the N-type transistors N13 and N14 of the disconnecting circuit D2 are on and off, respectively. The source voltages of the N-type transistors N15 and N16 of the protection circuit C, that is, the drain voltages of the N-type complementary-signal-receiving transistors N11 and N12, are restricted to not more than the power supply voltage of the low-voltage supply VDD (i.e., to not more than the withstand voltage of the N-type transistors N11 and N12.) Thus, the voltage of the high-voltage supply VDD3 at the first and second nodes W11 and W12 is not applied between the terminals of the N-type complementary-signal-receiving transistors N11 and N12. Accordingly, voltage exceeding the power supply voltage of the low-voltage supply VDD is not applied between the terminals of the N-type complementary-signal-receiving transistor N11, thereby preventing the breakdown of the N-type complementary-signal-receiving transistor N11. Since the output of the NAND circuit NAND11 is at the L (i.e., 0V) level, the voltage at the output terminal OUT is at the L (i.e., 0 V) level.
In the above-described state, if the input signal IN changes from the L (i.e., 0 V) level to the H (i.e., VDD) level, the N-type complementary-signal-receiving transistor N11 turns on, while the other N-type transistor N12 turns off. At this time, the N-type transistor N13 of the disconnecting circuit D2 is on, such that the drain of the N-type complementary-signal-receiving transistor N11 is grounded by way of the N-type transistor N13 of the disconnecting circuit D2, which causes the N-type transistor 15 of the protection circuit C to turn on. Consequently, the ground path GP11 is connected to the ground, whereby the potential at the first node W11 changes from the H (i.e., VDD3) level to the L (i.e., 0 V) level, which causes the logic of the latch circuit E to be inverted to the opposite. As a result, the output of the NAND circuit NAND11 is inverted to the H (i.e., VDD3) level, while the output of the NAND circuit NAND12 is inverted to the L (i.e., 0 V) level. Then, the N-type transistor N13 of the disconnecting circuit D2 turns off to block the ground path GP11, while the P-type transistor P11 of the power supply circuit D1 turns on, thereby allowing the high-voltage supply VDD3 to precharge the first node W11 to the H (i.e., VDD3) level. On the other hand, the P-type transistor P12 of the power supply circuit D1 turns off to stop precharging of the second node W12 by the high-voltage supply VDD3, while the N-type transistor N14 of the disconnecting circuit D2 turns on, so that the level shift circuit enters a waiting state in which the level shift circuit waits for the next input signal change. Since the output of the NAND circuit NAND11 is at the H (i.e., VDD3) level, the voltage at the output terminal OUT is at the H (i.e., VDD3) level. The level shift circuit shown in
The two N-type transistors N11 and N12, which receive the complimentary signals at their respective gates, are composed of low-voltage transistors whose threshold voltage is low. Therefore, the N-type low-voltage transistors N11 and N12 operate as intended, even if the power supply voltage of the low-voltage supply VDD for the complimentary signals is set lower. As a result, the level shift circuit of
In addition, when the N-type complementary-signal-receiving transistor N11 turns on to connect the ground path GP11 to the ground, the potential at the first node W11 is at the H (i.e., VDD3) level. However, the N-type transistor N15 of the protection circuit C is connected at its gate to the low-voltage supply VDD. Therefore, the N-type transistor N15 of the protection circuit C restricts the drain voltage of the N-type complementary-signal-receiving transistor N11 to not more than the power supply voltage of the low-voltage supply VDD. Accordingly, voltage exceeding the power supply voltage of the low-voltage supply VDD (i.e., voltage exceeding the withstand voltage of the N-type transistor N11) is not applied between the terminals of the N-type complementary-signal-receiving transistor N11, thereby preventing the breakdown of the N-type complementary-signal-receiving transistor N11.
Also, since the threshold voltage of the N-type high-voltage transistors N15 and N16 forming the protection circuit C is set to a low voltage close to 0 V, for example, the two N-type high-voltage transistors N15 and N16 of the protection circuit C operate properly, even if the voltage of the low-voltage supply VDD is set low. As a result, the level shift circuit of
In a case where the input signal IN changes in the opposite direction to that of the above-described case, that is, from the H (i.e., VDD3) level to the L (i.e., 0 V) level, the level shift circuit also operates in the above-described manner and description thereof will be thus omitted herein.
Tenth Embodiment
As shown in
Therefore, in this embodiment as in the ninth embodiment, when the input signal IN changes from the L (i.e., 0 V) level to the H (i.e., VDD) level, for example, an N-type complementary-signal-receiving transistor N11 turns on, so that the potential at a first node W11 decreases from the H (i.e., VDD3) level because the charge of the first node W11 flows through a ground path GP11. At this time, the H-level potential (i.e., the power supply voltage of a low-voltage supply VDD) of the input signal IN is applied to the gate of the N-type transistor N15 of the protection circuit C, which allows the N-type transistor N15 of the protection circuit C to restrict the drain potential of the N-type complementary-signal-receiving transistor N11 to not more than the voltage of the low-voltage supply VDD (i.e., to not more than the withstand voltage of the N-type transistor N11), thereby preventing the breakdown of the N-type complementary-signal-receiving transistor N11. Although the other N-type complementary-signal-receiving transistor N12 turns off, a voltage at the L level (i.e., 0 V) is applied to the gate of the other N-type transistor N16 of the protection circuit C. Therefore, even if a second node W12 has the voltage of the high-voltage supply VDD3, the high voltage of the high-voltage supply VDD3 is not applied to the drain of the N-type complementary-signal-receiving transistor N12.
This holds true in a case where the input signal IN changes from the H (i.e., VDD3) level to the L level (i.e., 0 V).
Eleventh Embodiment
Comparing the level shift circuit shown in
Therefore, in the level shift circuit of this embodiment, N-type transistors N13 and N14 forming the disconnecting circuit D2 and two N-type transistors N15 and N16 of the protection circuit C restrict the drain potentials of the two N-type complementary-signal-receiving transistors N11 and N12 to a potential less than the potential of a low-voltage supply VDD (i.e., to a potential not exceeding the withstand voltage of the two N-type transistor N11 and N12.)
It should be noted that protection circuits C1 through C7 shown in
In the level shift circuit of the eleventh embodiment shown in
In the disconnecting circuit/protection circuit G, the N-type transistors N13 and N14 are composed of high-voltage devices that operate at a high voltage of 3.3 V, for example, supplied from a high-voltage supply VDD3. The threshold voltage of these N-type high-voltage transistors N13 and N14 is set to a low voltage of about 0 V, for example.
The N-type transistors N13 and N14 in the disconnecting circuit/protection circuit G are connected at their respective gates to first and second level shifters (i.e., lowering circuits) LD11 and LD12. These level shifters LD11 and LD12, which are composed of high-voltage devices that operate powered by the high-voltage supply VDD3, respectively receive outputs from two inverter circuits INV12 and INV13 that are connected to a latch circuit E. The level shifters LD11 and LD12 and the inverter circuits INV12 and INV13 function as an interception control circuit F for controlling the disconnecting circuit portion of the disconnecting circuit/protection circuit G. More specifically, the first level shifter LD11 receives the output signal of the inverter circuit INV12, changes the logical level of the received signal to a low-voltage supply VDD level, and outputs the resultant signal to the gate of the N-type transistor N13 of the disconnecting circuit/protection circuit G. Likewise, the second level shifter LD12 receives the output signal of the inverter circuit INV13, changes the logical level of the received signal to the low-voltage supply VDD level, and outputs the resultant signal to the gate of the other N-type transistor N14 of the disconnecting circuit/protection circuit G.
In the level shift circuit configured in the above-described manner, the disconnecting circuit/protection circuit G restricts the drain potentials of N-type complementary-signal-receiving transistors N11 and N12 to a low potential less than the potential of the low-voltage supply VDD (i.e., to a potential not exceeding the withstand voltage of the two N-type transistors N11 and N12), thereby preventing the breakdown of the N-type complementary-signal-receiving transistors N11 and N12.
Furthermore, the threshold voltage of the N-type high-voltage transistors N13 and N14 forming the disconnecting circuit/protection circuit G is set to a low voltage of about 0 V, for example. Therefore, the level shift circuit of
Moreover, since only the two N-type transistors N13 and N14 function as the protection circuit and as the disconnecting circuit, the circuit area can be reduced as compared with the ninth and tenth embodiments.
Thirteenth Embodiment
The level shift circuit of this embodiment differs from that shown in
The delay circuits DINV1L and DINV12 function as a disconnection control circuit J1 for controlling the disconnecting circuit portion of the disconnecting circuit/protection circuit G. The delay circuits DINV11 and DINV12 are composed of low-voltage devices which operate at a low voltage of 1.5 V, for example, supplied from the low-voltage supply VDD. Since the disconnection control circuit J1 is provided, two inverter circuits INV12 and INV13 do not have any disconnection control function and serve as a power supply control circuit I for controlling only a power supply circuit D1.
Accordingly, in the level shift circuit of this embodiment, when the input signal changes from the L (i.e., 0 V) level to the H (i.e., VDD) level, an N-type complementary-signal-receiving transistor N11 turns on. At this time, the N-type transistor N13 of the disconnecting circuit/protection circuit G is on until a given amount of delay time of the delay circuit DINV11 has elapsed. Thus, a ground path GP11 is connected to the ground, causing the potential at a first node W11 to change from the H (i.e., VDD3) level to the L (i.e., 0 V) level. At this time, the N-type transistor N13 of the disconnecting circuit/protection circuit G, having the gate potential at the H (i.e., VDD) level, restricts its source potential, that is, the drain potential of the N-type complementary-signal-receiving transistor N11 to not more than the voltage of the low-voltage supply VDD (i.e., to not more than the withstand voltage of the N-type transistor N11.) This prevents the breakdown of the N-type complementary-signal-receiving transistor N11.
With this level shift of the potential at the first node W11 to the L (i.e., 0 V) level, a NAND circuit NAND12 of a latch circuit E goes to the L (i.e., 0 V) level, causing the inverter circuit INV13 to produce an output signal for turning off a P-type transistor P12 of the power supply circuit D1. Consequently, precharging of a second node W12 is stopped, and when the given amount of delay time of the delay circuit DINV12 has elapsed, the gate potential of the other N-type complementary-signal-receiving transistor N14 is put to the H (i.e., VDD) level, causing the N-type transistor N14 to turn on. As a result, the level shift circuit enters a waiting state in which the level shift circuit waits for the next input signal.
Fourteenth Embodiment
The level shift circuit of this embodiment differs from that shown in
The level shift circuit of this embodiment operates in the same manner as that of the thirteenth embodiment, and description thereof will be thus omitted herein.
It should be noted that in the twelfth through fourteenth embodiments, the disconnecting circuit/protection circuit G may be replaced with one of disconnecting circuit/protection circuits G1 through G5 shown in
Claims
1. A level shift circuit comprising:
- two N-type signal-receiving low-voltage transistors, which receive at their respective gates complementary first and second input signals powered by a low-voltage supply, and each of which has first and second terminals, the first terminals of the N-type signal-receiving low-voltage transistors being grounded, the second terminals of the N-type signal-receiving low-voltage transistors being connected to first and second nodes, respectively;
- two N-type high-voltage transistors, each of which includes first and second terminals, which receive at their respective gates a voltage of the low-voltage supply or the complementary first and second input signals powered by the low-voltage supply, and which turn on in a complementary manner according to the first and second input signals, the first terminals of the N-type high-voltage transistors being connected to third and fourth nodes, respectively, the second terminals of the N-type high-voltage transistors being connected to fifth and sixth nodes, respectively;
- a power supply circuit, which includes a first terminal connected to a high-voltage supply, a second terminal connected to the fifth node, and a third terminal connected to the sixth node, and supplies a voltage of the high-voltage supply to one of the fifth and sixth nodes, while blocking the supply of the voltage of the high-voltage supply to the other of the fifth and sixth nodes; and
- a protection circuit, which includes first, second, third, and fourth terminals connected to the first, second, third, and fourth nodes, respectively, and restricts voltages at the first and second nodes to not more than the voltage of the low-voltage supply.
2. The circuit of claim 1, wherein the protection circuit includes two N-type protection transistors each including first and second terminals, the first terminals of the N-type protection transistors being connected to the first and second nodes, respectively, the second terminals of the N-type protection transistors being connected to the third and fourth nodes, respectively.
3. The circuit of claim 2, wherein the voltage of the low-voltage supply is supplied to the gates of the two N-type protection transistors in the protection circuit.
4. The circuit of claim 2, wherein the complementary first and second input signals are respectively input via delay circuits to the gates of the two N-type protection transistors in the protection circuit.
5. The circuit of claim 2, wherein the complementary first and second input signals are input directly to the respective gates of the N-type protection transistors in the protection circuit.
6. The circuit of claim 1, wherein the protection circuit includes two protection diodes which are respectively connected to the first and second nodes at their respective cathodes and to the third and fourth nodes at their respective anodes.
7. The circuit of claim 1, wherein the voltage of the low-voltage supply is supplied to the respective gates of the two N-type high-voltage transistors.
8. The circuit of claim 1, wherein a stop mode signal, which is put to a low potential level when the level shift circuit is to be stopped, is input to the gates of the two N-type high-voltage transistors.
9. The circuit of claim 1, wherein the complementary first and second input signals are respectively input via delay circuits to the gates of the two N-type high-voltage transistors.
10. The circuit of claim 1, wherein the complementary first and second input signals are input directly to the gates of the two N-type high-voltage transistors, respectively.
11. The circuit of any one of claims 1 through 10, further comprising first and second clamp circuits, which are disposed between the low-voltage supply and the third and fourth nodes, respectively, and which clamp voltages at the third and fourth nodes to the voltage of the low-voltage supply.
12. The circuit of any one of claims 1 through 10, wherein individual threshold voltages of the two N-type high-voltage transistors are set lower than individual threshold voltages of the two N-type signal-receiving low-voltage transistors.
13. A level shift circuit for receiving complementary first and second signals powered by a low-voltage supply and performing level shifting of potentials of the first and second signals to a potential of a high-voltage supply, the level shift circuit comprising:
- two N-type signal-receiving low-voltage transistors, which receive at their respective gates the complementary first and second input signals, and each of which has first and second terminals, the first terminals of the N-type signal-receiving low-voltage transistors being grounded, the second terminals of the N-type signal-receiving low-voltage transistors being connected to first and second nodes, respectively;
- a power supply circuit, which includes a first terminal connected to the high-voltage supply, a second terminal connected to the first node, and a third terminal connected to the second node, and supplies a voltage of the high-voltage supply to one of the first and second nodes, while blocking the supply of the voltage of the high-voltage supply to the other of the first and second nodes;
- a power supply control circuit for controlling the power supply circuit;
- a resistor for connecting the first and second nodes:
- a latch circuit for latching potentials at the first and second nodes;
- a disconnecting circuit, which is disposed in two ground paths going from the respective first and second nodes via the respective two N-type signal-receiving low-voltage transistors to the ground, and which disconnects one of the two ground paths and connects the other of the two ground paths;
- a disconnection control circuit for controlling the disconnecting circuit; and
- a protection circuit, which is disposed between the first node and one of the two N-type signal-receiving low-voltage transistors and between the second node and the other of the two N-type signal-receiving low-voltage transistors, and restricts a voltage applied between the two terminals of each of the two N-type low-voltage transistors to not more than a withstand voltage of the two N-type low-voltage transistors.
14. The circuit of claim 13, wherein the protection circuit also functions as the disconnecting circuit.
15. The circuit of claim 13 or 14, wherein the protection circuit is formed by disposing an N-type transistor in each of the two ground paths.
16. The circuit of claim 13, wherein the protection circuit is formed by disposing two N-type transistors in series in each of the two ground paths.
17. The circuit of claim 13, wherein the protection circuit is formed by disposing an N-type transistor and a diode in series in each of the two ground paths.
18. The circuit of claim 16, wherein the protection circuit includes a clamp circuit, which connects connecting points, at each of which the series-circuit forming two devices are joined, with the low-voltage supply and clamps individual potentials at the connecting points to the voltage of the low-voltage supply.
19. The circuit of any one of claims 13 through 18, wherein one or ones of circuits other than the protection circuit include an N-type high-voltage transistor capable of withstanding the voltage of the high-voltage supply, and
- the protection circuit includes an N-type transistor whose threshold voltage is set lower than a threshold voltage of the N-type high-voltage transistor.
20. The circuit of claim 13 or 14, wherein the disconnection control circuit controls the disconnecting circuit based on the potentials at the first and second nodes latched by the latch circuit, so that one of the two ground paths is connected, while the other of the two ground paths is disconnected.
21. The circuit of claim 13 or 14, wherein the disconnection control circuit receives the complementary first and second input signals and controls the disconnecting circuit based on the received complementary first and second input signals, so that one of the two ground paths is connected, while the other of the two ground paths is disconnected.
22. The circuit of claim 21, wherein the disconnection control circuit includes two inverter circuits for inverting the complementary first and second input signals, respectively.
23. The circuit of claim 21, wherein the disconnection control circuit includes two delay circuits for respectively delaying the complementary first and second input signals by a fixed amount of time.
24. The circuit of claim 13 or 14, wherein the latch circuit has first and second NAND circuits;
- the first NAND circuit receives the potential at the first node and an output produced from the second NAND circuit; and
- the second NAND circuit receives the potential at the second node and an output produced from the first NAND circuit.
25. The circuit of claim 14, wherein the disconnection control circuit, powered by the high-voltage supply, generates a high-voltage control signal, and
- the protection circuit, which also functions as the disconnecting circuit, includes a lowering circuit for lowering the high-voltage control signal produced from the disconnection control circuit to the voltage of the low-voltage supply.
26. The circuit of claims 1, wherein individual threshold voltages of the two N-type high-voltage transistors are set lower than individual threshold voltages of the two N-type signal-receiving low-voltage transistors.
Type: Application
Filed: Dec 3, 2004
Publication Date: Jun 23, 2005
Inventors: Masato Maede (Osaka), Naoki Nojiri (Osaka), Masahiro Gion (Muko-shi), Shinji Kinuyama (Osaka), Daisuke Matsuoka (Osaka), Shiro Usami (Kyoto-shi)
Application Number: 11/002,625