Novel CMOS device
A method comprising providing a substrate having an NMOS device adjacent a PMOS device and forming a first stress layer over the NMOS and PMOS devices, wherein the first stress layer comprises a first tensile-stress layer or a compression-stress layer. An etch stop layer is formed over the first stress layer, and portions of the first stress layer and the etch stop layer are removed from over the NMOS device, leaving the first stress layer and the etch stop layer over the PMOS device. A second tensile-stress layer is formed over the NMOS device and over the first stress layer and the etch stop layer, and portions of the second tensile-stress layer and the etch stop layer are removed from over the PMOS device, leaving the second tensile-stress layer over the NMOS device.
Latest Taiwan Semiconductor Manufacturing Company, Ltd. Patents:
- METHOD OF MANUFACTURING A SEMICONDUCTOR DEVICE AND A SEMICONDUCTOR DEVICE
- SEMICONDUCTOR DEVICE AND MANUFACTURING METHOD THEREOF
- INTEGRATED CIRCUIT DEVICE AND METHOD FOR FABRICATING THE SAME
- SEMICONDUCTOR DEVICE WITH DIELECTRIC STRUCTURE
- Systems and Methods for Implementing Design of Semiconductor Packages
This application is a divisional of U.S. Application No. 10/307,619 filed Dec. 2, 2002, entitled, “Novel CMOS Device.”
FIELD OF THE INVENTIONThe present invention relates generally to semiconductor fabrication and more specifically to metal-oxide semiconductor (MOS) devices/complimentary MOS (CMOS) devices and methods of forming the same.
BACKGROUND OF THE INVENTIONMechanical stress control in the channel regions of metal-oxide semiconductor field-effect transistors (MOSFETs) enables overcoming the limitations incurred in the scaling down of devices.
U.S. Pat. No. 6,284,610 B1 to Cha, et al. describes a poly layer to reduce stress.
U.S. Pat. No. 6,281,532 B1 to Doyle, et al. describes processes to change the localized stress.
U.S. Pat. No. 5,562,770 to Chen, et al. describes a process for global stress modification by forming layers or removing layers from over a substrate.
U.S. Pat. No. 5,834,363 to Masanori describes a method for global stress modification by forming layers from over a substrate.
The J. Welser, et al., “Strain Dependence of the Performance Enhancement in Strained-Si n-MOSFETs,” IEDM Tech. Dig., pp. 373-376, 1994 article discloses measurements of the strain dependence of the electron mobility enhancements in n-MOSFETs employing tensilely-strained Si channels.
The K. Rim, et al., “Strained Si NMOSFET's for High Performance CMOS Technology,” VLSI Tech., pp. 59 and 60, 2001 article describes performance enhancements in strained Si NMOSFET's at Leff<70 nm.
The F. Ootsuka, et al., “A Highly Dense, High-Performance 130 nm node CMOS Technology for Large Scale System-on-a-Chip Applications,” IEDM Tech. Dig., pp. 575-578, 2000 article describes a 130 nm node CMOS technology with a self-aligned contact system.
The Shinya Ito, et al., “Mechanical Stress Effect of Etch-Stop Nitride and its Impact on Deep Submicron Transistor Design,” IEDM, Dig.; pp. 247-250, 2000 article describes process-induced mechanical stress affecting the performance of short-channel CMOSFET's.
The A. Shimizu, et al., “Local Mechanical-Stress Control (LMC); A New Technique for CMOS-Performance Enhancement,” IEDM Tech. Dig., pp. 433-436, 2001 article describes a “local mechanical-stress control” (LMC) technique used to enhance the CMOS current drivability.
SUMMARY OF THE INVENTIONAccordingly, it is an object of one or more embodiments of the present invention to provide a MOS/CMOS device having different stresses on at least two different areas, and methods of fabricating the same.
Other objects will appear hereinafter.
It is now been discovered that the above and other objects of the present invention may be accomplished in the following manner. Specifically, a structure having at least an adjacent NMOS device and PMOS device is provided. A first stress layer is formed over the PMOS device and a second stress layer is formed over the NMOS device whereby the mobility of holes and electrons within the structure is improved. A semiconductor device comprising: at least one NMOS device; at least one PMOS device adjacent the at least one NMOS device; a first stress layer overlying the at least one PMOS device with the first stress layer having a first stress characteristic; and a second stress layer overlying the at least one NMOS device with the second stress layer having a second stress characteristic.
BRIEF DESCRIPTION OF THE DRAWINGSThe present invention will be more clearly understood from the following description taken in conjunction with the accompanying drawings in which like reference numerals designate similar or corresponding elements, regions and portions and in which:
FIGS. 1 to 5 schematically illustrate a preferred embodiment of the present invention.
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTInformation Known to the Inventors—Not to be Considered Prior Art
The following information is known to the inventors and is not to be necessarily considered prior art for the purposes of this invention.
Changing the Si lattice spacing to a value other than the equilibrium value by using mechanical stress can increase the mobility of holes and electrons. This has been demonstrated in a strained-silicon (Si) MOSFET which applied high biaxial tensile stress to the channel of MOSFETs. However, the fabrication of strained-Si MOSFETs involves complicated processes such as forming a relaxed SiGe buffer layer. A recent study has shown that mechanical stress from a contact etch stop silicon nitride (SiN) layer affects the drive current.
Initial Structure—
As shown in
An isolation device 11 may be formed within structure 10 between adjacent NMOS/PMOS devices 16, 18. Structure 10 may be a silicon substrate or a silicon-germanium substrate, for example, and isolation device 11 may be, for example, a shallow trench isolation (STI) device.
The NMOS devices(s) 16 comprise a respective electrode 20 and sidewall spacers 22, source/drain (S/D) implants (not shown) and a gate oxide layer 21. The PMOS devices(s) 18 comprise a respective electrode 30 and sidewall spacers 32, source/drain (S/D) implants (not shown) and a gate oxide layer 31. The respective gate oxide layers 21, 31 each have a thickness of preferably from about 6 to 100 Å and more preferably less than about 17 Å.
An NMOS device channel and a PMOS device channel may be formed (not shown). The respective device channels each have a design width of preferably from about 0.05 to 10.0 μm, more preferably less than about 10.0 μm and most preferably less than about 0.5 μm.
The operation voltage design is preferably from about 0.6 to 3.3 volts (V) and is more preferably less than about 1.2 V.
Structure 10 is preferably a silicon substrate or a germanium substrate, is more preferably a silicon substrate and is understood to possibly include a semiconductor wafer or substrate.
A first stress layer 40 is formed over structure 10, NMOS devices(s) 16 and PMOS devices(s) 18 to a thickness of preferably from about 200 to 700 Å. First stress layer 40 may be either a tensile-stress layer or a compression-stress layer as described below.
An etch stop layer 42 is formed over the first stress layer 40 to a thickness of preferably from about 200 to 700 Åand more preferably from about 250 to 500 Å. Etch stop layer 42 is preferably comprised of oxide, silicon oxide (SiO2) or SiON and is more preferably comprised of oxide or silicon oxide.
A first patterning layer 46 is formed at least over either the NMOS device 16 and adjacent thereto or, as shown in
Patterning of the Etch Stop Layer 42 and the First Stress Layer 40—
As shown in
As one skilled in the art would understand now or hereafter, the first patterning layer 46 may not necessarily be needed to pattern the etch stop layer 42 and the first stress layer 40 as long as the etch stop layer 42 and the first stress layer 40 are patterned/etched as shown in
Formation of Second Stress Layer 50—
As shown in
A second stress layer 50 is formed over structure 10, NMOS device 16 and over patterned etch stop layer 42′ that overlies at least PMOS device 18 and adjacent thereto to a thickness of preferably from about 200 to 700 Å. Second stress layer 50 is (1) a tensile-stress layer if the patterned first stress layer 40′ is comprised of a tensile-stress layer and is a (2) a tensile-stress layer is the patterned first stress layer 40′ is comprised of a compression-stress layer.
As shown in
Patterning of the Second Stress Layer 50—
As shown in
As one skilled in the art would understand now or hereafter, the second patterning layer 48 may not necessarily be needed to pattern the second stress layer 50 et al. as long as the second stress layer 50 et al. are patterned/etched as shown in
Removal of the Second Patterning Layer 48—
As shown in
Formation of Tensile-Stress Layers and Compression Stress Layers
As noted above, the first stress layer 40 may be either a tensile-stress layer or a compression-stress layer while the second stress layer 50 is a tensile-stress layer. That is, if the first stress layer 40 is a tensile-stress layer then the second stress layer 50 is a tensile-stress layer, and if the first stress layer 40 is a compression-stress layer then the second stress layer 50 is a tensile-stress layer as illustrated by the following table:
The tensile-stress layer, be it first stress layer 40 or second stress layer 50, is preferably comprised of silicon nitride (Si3N4 or just SiN), silicon oxynitride (SiON), oxide or Si-rich nitride, is more preferably SiN or SiON and is most preferably SiON and has a thickness of preferably from about 200 to 1000 Å and more preferably from about 250 to 500 Å. The tensile-stress layer is preferably deposited by rapid thermal chemical vapor deposition (RTCVD) under the following conditions:
temperature: preferably from about 350 to 800° C. and more preferably from about 400 to 700° C.;
time: preferably from about 10 to 2000 seconds and more preferably from about 20 to 120 seconds;
NH3:SiH4 gas ratio: preferably from about 50:1 to 400:1 and more preferably less than about 700:1; or di-saline:N3 gas ratio: preferably from about 1:40 and 1:500 and more preferably less than about 1:1; and
deposition pressure: preferably from about 10 to 400 Torr and more preferably less than about 300 Torr.
The compression-stress layer, which may be first stress layer 40, is preferably comprised of silicon nitride (Si3N4 or just SiN), silicon oxynitride (SiON), oxide or Si-rich nitride, is more preferably SiN or SiON and is most preferably SiON and has a thickness of preferably from about 200 to 1000 Å and more preferably from about 250 to 500 Å. The compression-stress layer is preferably deposited by plasma enhanced chemical vapor deposition (PECVD) under the following conditions:
temperature: preferably from about 300 to 600° C. and more preferably less than about 600° C.;
time: preferably from about 10 to 500 seconds and more preferably from about 20 to 120 seconds;
NH3:SiH4 gas ratio: preferably from about 4:1 to 10:1 and more preferably less than about 8:1, or di-saline:NH3 gas ratio: preferably from about 1:4 to 1:10 and more preferably less than about 1:1;
deposition pressure: preferably from about 1.0 to 1.5 Torr and more preferably less than about 1.5 Torr; and
total power: preferably from about 1000 to 2000 watts (W) and more preferably greater than about 1000 W.
The different stresses achieved by using either a first tensile-stress layer 40′/second compression-stress layer 50′ combination or a first compression-stress layer 40′/second tensile-stress layer 50′ combination in accordance with the teachings of the present invention increases the mobility of holes and electrons.
Advantages of the Present Invention
The advantages of one or more embodiments of the present invention include:
1. using a specific tensile film to improve N, PMOS; and
2. provide a method to attain PMOS on compressive stress and NMOD on tensile stress to improve N, PMOS device performance.
While particular embodiments of the present invention have been illustrated and described, it is not intended to limit the invention, except as defined by the following claims.
Claims
1. A semiconductor device comprising:
- at least one NMOS device;
- at least one PMOS device adjacent the at least one NMOS device;
- a first stress layer overlying the at least one PMOS device; the first stress layer having a first stress characteristic; and
- a second stress layer overlying the at least one NMOS device; the second stress layer having a second stress characteristic;
- whereby the first stress characteristic is tensile and the second stress characteristic is tensile; or the first stress characteristic is compressive and the second stress characteristic.
2. The device of claim 1, wherein the structure is a silicon substrate or a silicon-germanium substrate.
3. The device of claim 1, wherein the structure is a silicon substrate.
4. The device of claim 1, wherein:
- the first stress layer is a rapid thermal CVD layer and the second stress layer is a rapid thermal CVD layer; or
- the first stress layer is a PECVD layer and the second stress layer is a rapid thermal CVD layer.
5. The device of claim 1, wherein the first stress layer and the second stress layer are each comprised of SiON.
6. The device of claim 1, wherein the NMOS device and the PMOS device each further includes a gate oxide layer having a thickness of less than about 17 Å.
7. The device of claim 1, wherein the NMOS device and the PMOS device each further includes a device channel having a design width of less than about 0.5 μm.
8. The device of claim 1, wherein the semiconductor device has an operation voltage design of less than about 1.2 volts.
9. The device of claim 1, whereby the semiconductor device has improved mobility of holes and electrons.
10. The device of claim 1, wherein the semiconductor device further includes an isolation structure between the at least one NMOS device and the at least one PMOS device.
11. The device of claim 1, wherein the semiconductor device further includes an STI structure between the at least one NMOS device and the at least one PMOS device.
12. The device of claim 1, wherein the at least one NMOS device further includes sidewall spacers and the at least one PMOS device further includes sidewall spacers.
13. The device of claim 1, wherein the first stress layer and the second stress layer 50′ are each comprised of Si-rich nitride, SiON or SiN.
14. A semiconductor device comprising:
- at least one NMOS device;
- at least one PMOS device adjacent the at least one NMOS device;
- a first stress layer overlying the at least one PMOS device; the first stress layer having a first stress characteristic; and
- a second stress layer overlying the at least one NMOS device; the second stress layer having a second stress characteristic; whereby: (1) the first stress characteristic is tensile and the second stress characteristic is tensile, or the first stress characteristic is compressive and the second stress characteristic; and (2) the first stress layer is a rapid thermal CVD layer and the second stress layer is a rapid thermal CVD layer; or the first stress layer is a PECVD layer and the second stress layer is a rapid thermal CVD layer.
15. The device of claim 14, wherein the structure is a silicon substrate or a silicon-germanium substrate.
16. The device of claim 14, wherein the structure is a silicon substrate.
17. The device of claim 14, wherein the first stress layer and the second stress layer are each comprised of SiON.
18. The device of claim 14, wherein the NMOS device and the PMOS device each further includes a gate oxide layer having a thickness of less than about 17 Å.
19. The device of claim 14, wherein the NMOS device and the PMOS device each further includes a device channel having a design width of less than about 0.5 μm.
20. The device of claim 14, wherein the semiconductor device has an operation voltage design of less than about 1.2 volts.
21. The device of claim 14, whereby the semiconductor device has improved mobility f holes and electrons.
22. The device of claim 14, wherein the semiconductor device further includes an isolation structure between the at least one NMOS device and the at least one PMOS device.
23. The device of claim 14, wherein the semiconductor device further includes an STI structure between the at least one NMOS device and the at least one PMOS device.
24. The device of claim 14, wherein the at least one NMOS device further includes sidewall spacers and the at least one PMOS device further includes sidewall spacers.
25. The device of claim 14, wherein the first stress layer and the second stress layer are each comprised of Si-rich nitride, SiON or SiN.
Type: Application
Filed: Feb 17, 2006
Publication Date: Jun 29, 2006
Applicant: Taiwan Semiconductor Manufacturing Company, Ltd. (Hsin-Chu)
Inventors: Chien-Chao Huang (Hsin-Chu), Chao-Hsing Wang (Hsin-Chu), Chung-Hu Ge (Hsin-Chu), Chenming Hu (Hsin-Chu)
Application Number: 11/356,865
International Classification: H01L 29/76 (20060101);