Structure and method of forming a notched gate field effect transistor
A structure and method of forming a notched gate MOSFET. A gate dielectric is formed on the surface of an active area on the semiconductor substrate. A layer of polysilicon is then deposited on the gate dielectric. This step is followed by depositing a layer of silicon germanium. The sidewalls of the polysilicon layer are then laterally etched, selective to the SiGe layer to create a notched gate conductor structure, with the SiGe layer being broader than the underlying polysilicon layer. Sidewall spacers are preferably formed on sidewalls of the SiGe layer and the polysilicon layer. A silicide layer is preferably formed as a self-aligned silicide from a polysilicon layer deposited over the SiGe layer. One or more other processing steps are preferably performed in completing the transistor.
Latest INFINEON TECHNOLOGIES AG Patents:
- LAMINATE CARRIER WITH EMBEDDED ELECTRONIC COMPONENT ELECTRICALLY COUPLED WITH PROTRUDING PIN
- SEMICONDUCTOR DEVICE COMPRISING A SEMICONDUCTOR DIE SANDWICHED BETWEEN TWO LEADFRAMES AND A METHOD FOR FABRICATING THE SAME
- SEMICONDUCTOR DEVICES AND METHODS FOR MANUFACTURING THEREOF
- SOLDER MATERIAL, LAYER STRUCTURE, AND METHOD OF FORMING A LAYER STRUCTURE
- Method and device for producing a housing
This application is a Continuation of prior PCT application No. PCT/EP2004/004859 which was published on Nov. 18, 2004 and which claims the benefit of priority to U.S. application Ser. No. 10/249,771 filed May 6, 2003.
TECHNICAL FIELD OF THE INVENTIONThe present invention relates to a semiconductor processing method and structure, and more specifically to a notched gate field effect transistor having a plurality of different material semiconductor layers in which an underlying layer is etched selective to a material of an overlying layer to create a notched gate transistor structure for enhanced performance.
BACKGROUND OF THE INVENTIONA metal oxide semiconductor field effect transistor (MOSFET) includes an insulated gate having one or more gate conductor layers overlying a gate dielectric layer, over a substrate of single crystal semiconductor. The gate conductor usually includes a layer of polysilicon material, and the gate dielectric layer is often composed of an oxide such as silicon dioxide when the substrate is silicon. A metal silicide layer is usually formed over the polysilicon layer to reduce the resistance of the gate conductor. Sometimes an overlying metal layer (e.g. tungsten) forms part of the gate conductor.
MOSFET is electrically isolated from other integrated circuit devices within the semiconductor substrate by isolation structures, e.g. shallow trench isolations. The area between shallow trench isolations determines the active device area within the semiconductor substrate in which MOSFETs, and possibly other devices are fabricated.
On either side of the gates of MOSFETs, source-drain regions as well as source-drain extensions regions are formed within the substrate. The MOSFET source-drain extensions are shallow regions having shallow junctions to minimize short-channel effects. The source-drain extensions are usually lightly doped, as opposed to source-drain regions, which are more heavily doped regions. In general, doped regions are regions that contain a higher concentration of P-type or N-type dopants than the substrate.
An important objective, long recognized in the advancement of integrated circuit (IC) technology, is the scaling-down of IC dimensions. Such scaling-down of IC dimensions reduces component and signal line capacitance and is critical to obtaining higher speed performance of integrated circuits. Moreover, reducing the area of an IC die leads to higher yield in IC fabrication. Such advantages are a driving force to constantly scale down IC dimensions and create even smaller MOSFET designs as a basic building block of the IC. As the dimensions of MOSFETs are scaled down to tens of nanometers, however, the parasitic capacitance due to overlap of the gate dielectric over the drain extension and the source extension, known as the “Miller capacitance, becomes significant in limiting the speed performance of the MOSFET, as is known to those skilled in the art. As one way of solving this particular problem, notched gate structures are formed. MOSFETs having notched gates have gate conductors in which a lower layer is etched to become narrower. In such manner, the length of the transistor channel is reduced, thereby leading to increased on current and improved device performance.
A problem often encountered in the fabrication of notched gate structures, however, stems from the issues created when the length of gate conductor is reduced. Since the width of the gate conductor determines the corresponding length of the transistor channel, the transistor channel length when reduced horizontally, is also reduced in the vertical direction. Accordingly, the vertical thickness of the shallow source-drain extension regions must also be reduced. However, controlling the vertical thickness of the shallow source-drain extensions requires precise control of dopant distribution on a fine scale, which is becoming prohibitively difficult within the limitations and reliability considerations for the design of notched gate and other gate conductor structures.
In most instances, the design of notched gates is dependent on the reliability of the gate dielectric that is used. Unfortunately, the available gate dielectrics are not proven to be reliable to provide consistent and uniform dielectric strength, low leakage, and protection against premature breakdown. Therefore, a new structure and method is sought for providing MOSFETs having notched gates.
SUMMARY OF INVENTIONThe present structure and method of forming a notched gate MOSFET addresses such problems as device reliability. In one embodiment of the invention, a gate dielectric (e.g. gate oxide) is formed on the surface of an active area on the semiconductor substrate, preferably defined by an isolation trench region. A layer of polysilicon is then deposited on the gate dielectric. This step is followed by depositing a layer of silicon germanium) (SiGe). The sidewalls of the polysilicon layer are then laterally etched, selective to the SiGe layer to create a notched gate conductor structure, with the SiGe layer being broader than the underlying polysilicon layer. Sidewall spacers are preferably formed on sidewalls of the SiGe layer and the polysilicon layer. A silicide layer is preferably formed over the SiGe layer after forming the sidewall spacers to reduce resistance of the gate conductor. Such silicide layer is preferably formed as a salicide (self-aligned silicide) from a layer of polysilicon deposited over the SiGe layer. One or more other processing steps (e.g. source and drain implants, gate stack doping (polysilicon and SiGe layers), silicidation, extension implants, and pocket lightly doped drain (LDD) implants) are preferably performed in completing the transistor.
Preferably, in order to achieve the notched gate structure, the underlying polysilicon layer is laterally etched, e.g. by isotropic wet etch selective to the SiGe layer. A preferred etching method includes alternating steps of rinsing to form a protective oxide on the SiGe layer, and etching the polysilicon layer therebetween.
BRIEF DESCRIPTION OF DRAWINGS
A gate conductor 24 is located over the active area 10. The top-down view of the gate conductor 24 prevents the sidewall features and an underlying gate dielectric layer from being viewed individually in
In MOSFET 32, the source and drain regions 30 each contain a deep contact junction, and preferably include source and drain extensions. Source and drain extensions are shallow, lightly doped areas, while source and drain contact junctions are deep and heavily doped. The purpose of source and drain extensions are to minimize short channel effects, and to maintain other device characteristics such as threshold voltage roll off and punchthrough, and to reduce hot carrier injection (HCI) in MOSFETs having submicron or nanometer dimensions. The source/drain contact junctions are deep, so that a drain or source silicide can be formed on the top surface thereof, if desired. Thicker, (deep) source-drain regions are generally important for lowering device resistivity, as well as increasing current flow and forming good electrical contact regions. Deep source and drain contact junctions permit a relatively large size silicide to be formed on the drain and/or source, thereby providing low resistance contact to the drain and source. Therefore, as per one embodiment of the present method, source and drain regions 30 are silicided.
As described above,
Both
As shown in
A subsequent stage in processing is shown in the top-down and cross-sectional views of
The notched gate structure is achieved, as the first polysilicon layer 16 is protected on top by the covering SiGe layer 18, and etched only laterally, along the sidewalls in areas exposed to the etchant. Similarly, the second polysilicon layer 20 is protected on top by the masking layer 22, so that only the exposed areas along the sidewalls of that layer 20 are etched. The top surface of the second polysilicon layer 20 has to remain protected so that the silicide layer 28 (
The isotropic selective etch of the polysilicon layers 16 and 20 is preferably performed by a series of alternating steps including 1) rinses by which a protective oxide is selectively grown on the exposed surface of the SiGe layer 18, and 2) wet etching the polysilicon layers 16 and 20, selective to the protected SiGe layer 18, with an etch chemistry including ammonium hydroxide (NH40H). The etcn chemistry, chemical concentration, and temperature are factors which can be varied to achieve the desired result, given the relative dimensions of the layers 16, 18 and 20, the amount of overhang of the first polysilicon layer 16 by the SiGe layer 18 to be achieved, and the etch rate needed for the throughput target.
Next, as illustrated in
Finally, as illustrated in
After such annealing process to form the silicide, the remaining metal, not consumed and still not needed after the silicidation process, is removed from the substrate as by isotrophic etching, selective to silicide and other underlying materials.
If it is desired to provide a silicide at the surface of the source and drain regions 30 of the MOSFET, then any remaining gate dielectric 14 over the surface of the silicon substrate 10 is first removed prior to depositing the desired metal, e.g. tungsten, for reaction to form silicide. Then, the annealing and subsequent removal of unreacted metal are performed as above, resulting in silicided source and drain regions 30.
While the invention has been described in accordance with certain preferred embodiments thereof, those skilled in the art will understand the many modifications and enhancements which can be made thereto without departing from the true scope and spirit of the invention, which is limited only by the claims appended below.
Claims
1. A method of producing a metal oxide semiconductor field effect transistor having a notched gate structure, comprising:
- defining an active area of a substrate;
- forming a gate dielectric on said active area;
- forming a first gate conductor layer of polysilicon on said gate dielectric;
- forming a second gate conductor layer of silicon germanium over the polysilicon layer, the silicon germanium layer being broader than, and overhanging the polysilicon layer; and
- completing the transistor structure.
2. The method of claim 1, wherein the step of forming the first gate conductor layer includes laterally etching the polysilicon of the first gate conductor layer selective to the silicon germanium of the second gate conductor layer.
3. The method of claim I, further comprising forming a layer of silicide over the silicon germanium layer.
4. The method of claim 3, wherein the substrate is subjected to a source/drain extension implant before the layer of silicide is formed.
5. The method of claim 3, further comprising forming insulating spacers on sidewalls of the polysilicon layer and the silicon germanuim layer.
6. The method of claim 5, wherein the insulating spacers are formed by depositing a material including at least one of silicon dioxide and silicon nitride on exposed surfaces of the first and the second gate conductor layers, and anisotropically, vertically etching the deposited material.
7. The method of claim 6, wherein the layer of silicide is formed in self-aligned manner by forming a layer of polysilicon over the silicon germanium layer, depositing a metal after forming the insulating spacers, and reacting the metal with the polysilicon layer to form the self-aligned silicide.
8. The method of claim 1, wherein a third gate conductor layer of polysilicon is formed over the silicon germanium layer, a masking layer is formed over the third gate conductor layer, the masking layer and the first, second and third gate conductor layers are then patterned by vertical etching, stopping on the gate dielectric, and thereafter, the first gate conductor layer is etched laterally such that the silicon germanium layer is broader than and overhangs thed first gate conductor layer.
9. The method of claim 8, wherein the first gate conductor layer is laterally etched by isotropic wet etching, selective to the silicon germanium layer.
10. The method of claim 9, wherein the isotropic wet etching is performed by alternating steps of rinsing the silicon germanium layer to form a protective oxide thereon and etchiing the first gate conductor layer.
11. The method of claim 1, further comprising the step of implanting Lightly Doped Drain regions into the surface of the substrate.
12. The method of claim I 1, wherein implanted ions during the Lightly Doped Drain implanting step are driven into surface of the substrate by heating the substrate.
13. A metal oxide semiconductor field effect transistor having a notched gate conductor structure, comprising:
- a gate dielectric formed on the surface of a semiconductor substrate;
- a gate conductor stack overlying the gate dielectric, the gate conductor stack including
- a polysilicon layer formed over the gate dielectric;
- a silicon germanium layer formed over the polysilicon layer, the silicon germanium layer being broader than, and overhanging the polysilicon layer; and
- source and drain regions formed in the substrate on opposing sides of the gate conductor stack.
14. The metal oxide semiconductor field effect transistor of claim 13, further including a silicide layer overlying the silicon germanium layer.
15. The metal oxide semiconductor field effect transistor of claim 13, further comprising source and drain extensions overlapping the source and drain regions, implanted into the substrate.
16. The metal oxide semiconductor field effect transistor of claim 15, further comprising insulating spacers on sidewalls of the polysilicon layer and the silicon germanium layer.
17. The metal oxide semiconductor field effect transistor of claim 16, wherein the insulating spacers comprise at least one of silicon dioxide and silicon nitride.
18. The metal oxide semiconductor field effect transistor of claim 14, wherein the layer of silicide is a self-aligned layer.
19. The metal oxide semiconductor field effect transistor of claim 13, further comprising implanting pocket lightly doped drain regions under sidewalls of the gate conductor stack.
20. The metal oxide semiconductor field effect transistor of claim 13, further comprising a silicide formed in contact with top surfaces of the source and drain regions.
Type: Application
Filed: Nov 4, 2005
Publication Date: Jul 20, 2006
Applicants: INFINEON TECHNOLOGIES AG (Munchen), International Business Machines Corporation (Armonk, NY)
Inventors: Jochen Beintner (Wappinger Falls, NY), Yujun Li (Porland, OR), Naim Moumen (Walden, NY), Porshia Wrschka (Wappinger Falls, NY)
Application Number: 11/266,245
International Classification: H01L 29/94 (20060101);