SOI BIPOLAR TRANSISTORS WITH REDUCED SELF HEATING
A method for constructing a bipolar transistor comprising a collector, a base and an emitter, all located over a substrate, the method including steps of: creating a collector layer over the substrate; etching a path through the collector layer to the substrate; and filling the path with a heat-conductive material.
Latest IBM Patents:
This application is a division of co-pending commonly-owned U.S. patent application Ser. No. 11/173,540 filed Jul. 1, 2005, which is incorporated by reference herein.
STATEMENT REGARDING FEDERALLY SPONSORED-RESEARCH OR DEVELOPMENTNone.
INCORPORATION BY REFERENCE OF MATERIAL SUBMITTED ON A COMPACT DISCNone.
FIELD OF THE INVENTIONThe invention disclosed broadly relates to the field of semi-conductor devices, and more particularly relates to bipolar transistors.
BACKGROUND OF THE INVENTIONTransistors, a basic component of analog and digital circuits, are commonly implemented using Complementary Metal Oxide Semiconductor (CMOS) technology. That technology increasingly uses SOI (Silicon on Insulator) substrate for device scaling. Both lateral and vertical bipolar transistors have been implemented with this technology. Furthermore, vertical bipolar transistors on thin SOI substrate with partially or fully depleted collector have shown high Early Voltage, high breakdown voltage, and reduced collector-base capacitance.
However, due to the poor thermal conductivity of buried oxide (BOX) layers, the self heating in lateral SOI BJTs and vertical SOI BJTs, especially on thin SOI substrates, can significantly degrade the performance of those devices. For example, the SiGe bipolar transistors on SOI substrate suffer from thermal runaway (for fixed V.sub.be) or current collapse (for fixed I_b). The thinner the SOI is, and/or the thicker the BOX layer is, the worse these effects. Currently, trench technology is often used as device isolation, and the trenches tend to block the heat flow and make the self heating worse. In order to reduce the self-heating, better and or more heat conducting paths must be created within the device and/or among the devices on the same chip. Therefore, there is a need for an improved transistor structure that reduces self-heating.
SUMMARY OF THE INVENTIONBriefly, according to an embodiment of the invention, a method for constructing a bipolar transistor including a collector, a base and an emitter, all located over a substrate, includes steps or acts of: creating a collector layer over the substrate; etching a path through the collector layer to the substrate; and filling the path with a heat-conductive material.
BRIEF DESCRIPTION OF THE DRAWINGSTo describe the foregoing and other exemplary purposes, aspects, and advantages, we use the following detailed description of an exemplary embodiment of the invention with reference to the drawings, in which:
While the invention as claimed can be modified into alternative forms, specific embodiments thereof are shown by way of example in the drawings and will herein be described in detail. It should be understood, however, that the drawings and detailed description thereto are not intended to limit the invention to the particular form disclosed, but on the contrary, the intention is to cover all modifications, equivalents and alternatives falling within the scope of the present invention.
DETAILED DESCRIPTIONWe describe a structure that has reduced self-heating in SOI (Silicon on Insulator) bipolar junction transistors (BJTs). By creating a heat conducting path with better thermal-conducting materials such as metal or polysilicon, the self heating can be reduced significantly. We also discuss methods for reducing self-heating in SOI bipolar transistors.
We use the fact that in a bipolar transistor structure most power is generated in the collector. For example in a SiGe-base BJT, the total power generated at a collector is more than 1 mW. This power consumption heats up the transistor in which it occurs. One way to dissipate the heat generated by this power consumption is to use “heat drainage.” The size of the heat drainage element does not have to be larger than it is for electrodes (for example, 90 nm minimum contact size for the state of art CMOS technologies). This is because metal has much larger thermal conductivity (10-20.times. better) than oxide. Therefore, adding this heat “drainage” element does necessarily not increase the chip size. Alternatively, doped polysilicon can be used for heat “drainage” as well.
Referring to
The heat sink 106 can be added at no cost of device area by connecting the n+reach-though region 104 in the SOI collector directly to the substrate by metal or poly as depicted in
Another embodiment for improving heat dissipation is to reduce the thickness of the BOX (e.g., BOX 118 of
Referring to
We now briefly discuss a simulated device having a single-finger, n++ poly emitter with width (W.sub.E) of 100 nm, a uniform base doping profile (N.sub.B) of 2e18 cm.sup.-3 and a collector doping concentration (Nc) of 1e17 cm.sup.-3. The base width is 80 nm. The SOI thickness (T.sub.SOI) is 100 nm and the BOX thickness (T.sub.BOX) is 200 nm for the SOI devices. The spacing between the emitter and the n++ extrinsic collector or reach-through region (L.sub.col) is 100 nm. The length of the reach-through region which is also the spacing between the heat sink and the n-collector (L.sub.spacing) is 350 nm and the size of the heat sink (L.sub.sink) is 90 nm. The Ge content is zero in the Si-base devices and linearly graded from 0 to 20% in the SiGe-base BJTs. The heat conductivity of Si is used for the SiGe-base, which makes little difference in the heat dissipation in the device.
Referring to
Referring to
Therefore, while there has been described what is presently considered to be the preferred embodiment, it will understood by those skilled in the art that other modifications can be made within the spirit of the invention.
Claims
1. A method for constructing a bipolar transistor comprising a collector, a base and an emitter, all located over a substrate, the method comprising steps of:
- creating a collector layer over the substrate;
- etching a path through the collector layer to the substrate; and
- filling the path with a heat-conductive material.
2. The method of claim 1 wherein the heat-conductive material comprises a metal.
3. The method of claim 1 wherein the heat-conductive material comprises polysilicon.
4. The method of claim 1 further comprising removing any excess heat-conductive material.
5. The method of claim 1 wherein the step of depositing a collector layer comprises depositing an n-type material collector.
6. The method of claim 1 wherein the step of depositing a collector layer comprises depositing a p-type material collector.
7. The method of claim 1 further comprising creating an nMOS field effect transistor.
8. The method of claim 1 further comprising creating a pMOS field effect transistor.
9. The method of claim 1 further comprising:
- locating the base over the collector; and
- locating the emitter over the base, such that the bipolar transistor comprises a vertical structure.
10. The method of claim further comprising:
- locating the base and the emitter in a single layer above a buried oxide layer disposed above the substrate, such that the bipolar transistor comprises a lateral structure.
Type: Application
Filed: Oct 28, 2007
Publication Date: May 1, 2008
Applicant: International Business Machines Corporation (Armonk, NY)
Inventors: Qiqing Ouyang (Yorktown Heights, NY), Kai Xiu (Chappaqua, NY)
Application Number: 11/925,983
International Classification: H01L 21/84 (20060101); H01L 21/331 (20060101);