MULTI-COMPONENT ELECTRONIC PACKAGE WITH PLANARIZED EMBEDDED-COMPONENTS SUBSTRATE
An electronic multi-component package is assembled by placing multiple electronic components within multiple openings of a package substrate, then depositing and curing adhesive filler in gaps between the components and the inner peripheries of the openings. Circuit features, including conductive interconnects, are formed by thin-film photolithography over both front and back surfaces of the package substrate. Preformed conductive vias through the package substrate provide electrical connection between circuit features on opposite substrate surfaces. Additional electronic components may be attached to conductive lands on at least one side of the package. The circuit features also include contact pads for external package connections, such as in a ball-grid-array or equivalent structure.
Latest ATMEL CORPORATION Patents:
The present invention relates to integrated circuit (IC) chip packages and the mounting of one or more IC dice to a support substrate and/or frame together with associated circuit components and interconnects.
BACKGROUND ARTMulti-component electronic packages and system-in-package (SIP) packages that are employed in the electronics industry today all utilize substrates for device inter-connection and attachment. Typical organic substrate materials are epoxy-glass, polyimide, and fluoropolymer laminates. Typical inorganic substrate materials are ceramics, low-temperature co-fire ceramics (LTCC) and silicon. The interconnect circuitry and component attach features are fabricated onto the substrates prior to components assembly.
With the exception of a silicon substrate, which employs thin-film metal deposition processes for the circuitry fabrication to yield line geometries on the order of one micrometer, all of the other substrate materials yield line geometries that are 50 micrometers or larger. A silicon substrate can only be used in single-sided applications and is often fragile in the final package form. The larger line geometries of the other substrates necessitate a larger final package size. The resultant longer interconnect lengths can also compromise package performance. Package designs with smaller package footprints and lower profiles, along with higher performance and yields, are ever being sought in the electronics industry.
SUMMARY DISCLOSUREThe present invention is method of assembling a multi-component electronic package and the package so formed in which microelectronic integrated circuit (IC) dice and/or discrete active/passive components are embedded into a “windowed” substrate carrier, planarized on both top and bottom surfaces. Electrically conductive interconnects and dielectric layers are deposited, or otherwise formed, on the top and bottom surfaces to electrically connect the embedded components.
In particular, a package substrate is provided, having defined front and back surfaces, with conductive vias through the package substrate. Multiple openings in the package substrate are sized to receive electronic components. After securing the package substrate on a vacuum support, multiple electronic components are placed within those openings and secured in place by the vacuum support. Adhesive filler material is deposited within a gap between the components and the inner peripheries of the corresponding openings, and then the filler is cured so as to permanently secure the embedded electronic components within the package substrate.
Circuit features are then formed in one or more layers over both front and back surfaces of the package substrate, for example, by thin-film photolithography. Features on opposite surfaces are electrically connected to each other by means of the conductive vias through package substrate. The circuit features include conductive interconnects that are electrically connected to the multiple electronic components embedded within the substrate. Integrated passive features, such as inductors, can also be formed during the circuitry fabrication process. Additional electronic components can be attached to resulting structure, e.g., at metal lands. A land-grid array, ball-grid array or pin-grid array can be formed on a back surface of the package substrate.
Package components are thus assembled onto the substrate to form an extremely compact, highly integrated, multi-component package or system-in-package (SIP) that provides an extremely small footprint and low profile. The electrical performance of the package is improved due to the ability to place the IC dice and other components in close proximity. The thin-film conductive interconnects formed on the planarized surfaces allow a much finer line width and spacing geometry in comparison with even the most advanced printed circuit board technologies. It also allows precise, high Q, integrated passive inductors to be formed in close proximity to the IC dice. With the interconnect layers deposited directly above and below the IC dice, a more efficient use is made of the package's footprint area, resulting in a smaller package size. The standard die-attach, wire bond or flip-chip attach processes can be eliminated by using this embedded components method.
With reference to
Conductive vias 18 through the substrate 12 provide electrical pathways between the designated front and back surfaces 22F and 22B of the substrate 12 upon which electrical interconnects and other circuit elements (inductors, etc.) will be formed. Component lands 20, also conductive, may serve as attachment pads for discrete components, and also as land-grid, ball-grid or pin-grid pads for electrically connecting the resultant IC package to a printed circuit board or other system-level circuit structure.
With reference to
With reference to
The designated back side of the package (opposite from that containing the active surfaces on the die) may be kept relatively planar by controlling the thicknesses of the die and discrete components, or may be made planar, if needed, by performing a post-embedding grind process, with a liquid dielectric coating added to facilitate the planarizing.
With reference to
For example, as seen in
Likewise, further integrated circuit features are also formed on the back surface 22B, including metallic lands, by means of successive deposition, patterning and etching using one or more thin-film and mask layers 42 and 44, as seen in
The result is a substrate assembly 12 with patterned circuitry 38 and 42 on both front and back sides, 22F and 22B, of the substrate. As already noted with reference to
With reference to
With reference to
Claims
1. A method of assembling an multi-component electronic package, comprising:
- providing a package substrate having defined front and back surfaces, with conductive vias through the package substrate providing electrical connections between the front and back surfaces, and with multiple openings in the package substrate adapted to receive electronic components;
- securing the package substrate on a vacuum support;
- placing multiple electronic components within the multiple openings of the package substrate, the electronic components being secured in place by the vacuum support, each electronic component being spaced from an inner periphery of its corresponding opening of the package substrate by a gap;
- depositing an adhesive filler material within the gap and then curing the adhesive filler material, such that the electronic components within the openings are permanently secured to the package substrate; and
- forming circuit features in one or more layers on both front and back surfaces of the package substrate, circuit features on opposite surfaces of the package substrate being electrically connected to each other by means of the conductive vias through the package substrate, the circuit features including conductive interconnects that are electrically connected to the multiple electronic components, the circuit features on at least one surface of the package substrate including a set of contact pads defining external connection locations for the assembled multi-component electronic package.
2. The method as in claim 1, wherein the package substrate comprises a dielectric material with metallic vias therethrough.
3. The method as in claim 1, wherein at least one of the multiple electronic components placed within the openings of the package substrate is an integrated circuit (IC) die.
4. The method as in claim 3, wherein the IC die has an active surface and the IC die is placed in an opening of the package substrate with its active surface coinciding with designated front surface of the package substrate.
5. The method as in claim 1, wherein the circuit features are formed by photolithography, with deposition a thin-film feature layer and a mask layer over the feature layer, patterning and etching of the feature layer using the mask layer, removal of the mask layer, and repeating to pattern additional feature layers.
6. The method as in claim 1, wherein the circuit features include integrated passive circuit elements.
7. The method as in claim 1, wherein the circuit features are successive formed first on one surface of the package substrate and then on the other surface of the package substrate.
8. The method as in claim 1, wherein the circuit features formed on the package substrate include conductive lands and the method further comprises attaching additional electronic components onto the designated front surface of the package substrate with electrical connections to the conductive lands.
9. The method as in claim 8, further comprising providing a protective covering over the additional electronic components.
10. The method as in claim 1, wherein the set of contact pads are formed as circuit features on a designated back surface of the package substrate.
11. The method as in claim 10, wherein the set of contact pads form a package contact structure selected from the group consisting of a land-grid-array, ball-grid-array and pin-grid-array.
12. The method as in claim 1, wherein the package substrate is a wafer for assembling multiple packages, and the method, after forming the circuit features, further includes segmenting the wafer into individual assembled packages.
13. A multi-component electronic package, comprising:
- a package substrate having designated front and back surfaces with conductive vias through the substrate;
- multiple electronic components embedded within the package substrate and secured thereto by a cured adhesive material; and
- one or more layers of circuit features on both front and back surfaces of the package substrate, circuit features on opposite surfaces of the package substrate being electrically connected to each other by means of the conductive vias through the package substrate, the circuit features including conductive interconnects that are electrically connected to the multiple electronic components, the circuit features on at least one surface of the package substrate including a set of contact pads defining external connection locations for the electronic multi-component package.
14. The package as in claim 13, wherein the package substrate comprises a dielectric material with metallic vias therethrough.
15. The package as in claim 13, wherein at least one of the multiple electronic components embedded within the package substrate is an integrated circuit (IC) die.
16. The package as in claim 13, wherein the circuit features include integrated passive circuit elements.
17. The package as in claim 13, wherein the circuit features formed on the package substrate include conductive lands and the package further comprises additional electronic components attached to the designated front surface of the package substrate with electrical connections to the conductive lands.
18. The package as in claim 17, further comprising a protective covering over the additional electronic components.
19. The package as in claim 13, wherein the set of contact pads form a package contact structure selected from the group consisting of a land-grid-array, ball-grid-array and pin-grid-array.
Type: Application
Filed: Nov 8, 2006
Publication Date: May 29, 2008
Applicant: ATMEL CORPORATION (San Jose, CA)
Inventor: Ken M. Lam (Colorado Springs, CO)
Application Number: 11/557,864
International Classification: H05K 7/02 (20060101); B23P 19/04 (20060101); H01L 21/027 (20060101);