METHOD OF FORMING DOUBLE GATE DIELECTRIC LAYERS AND SEMICONDUCTOR DEVICE HAVING THE SAME
A method of forming double gate dielectric layers composed of an underlying oxide layer and an overlying oxy-nitride layer is provided to prevent degradation of gate dielectric properties due to plasma-induced charges. In the method, the oxide layer is thermally grown on a silicon substrate under oxygen gas atmosphere to have a first thickness, and then the oxy-nitride layer is thermally grown on the oxide layer under nitrogen monoxide gas atmosphere to have a second thickness smaller than the first thickness. The substrate may have a high voltage area and a low voltage area, and the oxide layer may be partially etched in the low voltage area so as to have a reduced thickness. The oxy-nitride layer behaves like a barrier, blocking the inflow of the plasma-induced charges.
Latest DONGBU ELECTRONICS CO., LTD. Patents:
This U.S. non-provisional application claims priority under 35 U.S.C. §119 from Korean Patent Application No. 2004-114679, which was filed in the Korean Intellectual Property Office on Dec. 29, 2004, the contents of which are incorporated by reference herein in its entirety.
BACKGROUND OF THE INVENTION1. Field of the Invention
The present invention relates generally to semiconductor technology and, more particularly, to a method of forming double gate dielectric layers composed of an underlying oxide layer and an overlying oxy-nitride layer, and a semiconductor device having double gate dielectric layers.
2. Description of the Related Art
A dramatic trend toward scaling down of a transistor in integrated circuit chips continuously requires a much thinner gate dielectric layer. The ultrathin gate dielectric layer may, however, confront many problems to be solved. A decrease in gate oxide integrity (GOI) property is one of such problems. This problem related to GOI property may be caused by plasma-induced damage that may often occur during several processes such as gate etch, metal etch, via etch, and gap fill CVD that follow a gate oxidation process.
In order to improve GOI property, an oxy-nitride layer has been used for the gate dielectric layer.
Referring to
Normally the oxy-nitride gate dielectric layer 13 is formed using nitrogen monoxide (NO) gas during a typical gate oxidation process. Such conventional method produces an oxy-nitride layer within an oxide layer. However, this oxy-nitride layer may be distributed with very poor uniformity, and further, nitrogen atoms in the oxy-nitride layer may act as impurities that cause degradation in GOI property. For example, with enough voltage applied, plasma-induced charges trapped in the gate dielectric layer 13 eventually succumb to the electrical pressure and thereby electrons flow toward the p-type well region 12. Such a breakdown voltage may be much lowered when there is a poorly uniform layer or undesirable impurity in the gate dielectric layer.
Exemplary, non-limiting embodiments of the present invention provide a method of forming double gate dielectric layers so as to prevent degradation of gate dielectric properties due to plasma-induced charges and a semiconductor device having double gate dielectric layers.
According to an exemplary embodiment of the present invention, the method comprises thermally growing an oxide layer on a silicon substrate under oxygen gas atmosphere to have a first thickness, and thermally growing an oxy-nitride layer on the oxide layer under nitrogen monoxide gas atmosphere to have a second thickness smaller than the first thickness.
In the method, the substrate may have a high voltage area and a low voltage area. Here, the method may further comprise, after growing the oxide layer, the step of partially etching the oxide layer in the low voltage area so as to have a reduced thickness.
The first thickness of the oxide layer may be about 50˜70 Å, and the second thickness of the oxy-nitride layer may be about 5˜15 Å. Additionally, the reduced thickness of the oxide layer may be about 20˜30 Å.
According to another exemplary embodiment of the present invention, the semiconductor device comprises a silicon substrate having a field region defining an active region, source/drain regions formed in the active region of the substrate, double gate dielectric layers formed between the source/drain regions on the substrate and including an underlying oxide layer having a first thickness and an overlying oxy-nitride layer having a second thickness smaller than the first thickness, and a gate electrode formed on the double gate dielectric layers.
Exemplary, non-limiting embodiments of the present invention will now be described more fully hereinafter with reference to the accompanying drawings. This invention may, however, be embodied in many different forms and should not be construed as limited to the exemplary embodiments set forth herein. Rather, the disclosed embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the invention to those skilled in the art. The principles and features of this invention may be employed in varied and numerous embodiments without departing from the scope of the invention.
It is noted that well-known structures and processes are not described or illustrated in detail to avoid obscuring the essence of the present invention. It is also noted that the figures are not drawn to scale.
Referring to
Next, referring to
Next, an oxy-nitride layer 33 is uniformly formed on the oxide layer 31. The oxy-nitride layer 33 may be thermally grown to a thickness of about 5˜15 Å under nitrogen monoxide gas atmosphere at a temperature of about 750˜850° C. Therefore, resultant double gate dielectric layers are composed of the underlying oxide layer 31 and the overlying oxy-nitride layer 33. The whole thickness of the gate dielectric layers is about 55˜85 Å in the high voltage area and 25˜45 Å in the low voltage area.
Next, normal subsequent processes are performed in sequence to fabricate a semiconductor device.
Referring to
For clarity, illustrated structure represents only the high voltage area or the low voltage area. However, the high and low voltage areas have similar structures except for the thickness of the double gate dielectric layers.
The double gate dielectric layers of the invention may be effective in preventing degradation of gate dielectric properties due to plasma-induced charges.
Referring to
While this invention has been particularly shown and described with reference to an exemplary embodiment thereof, it will be understood by those skilled in the art that various changes in form and details may be made therein without departing from the spirit and scope of the invention as defined by the appended claims.
Claims
1-6. (canceled)
7. A semiconductor device comprising:
- a silicon substrate having a field region defining an active region, the silicon substrate having a high voltage area and a low voltage area;
- source/drain regions formed in the active region of the substrate, in each of the high and low voltage areas;
- double gate dielectric layers formed between the source/drain regions on the substrate, in each of the high and low voltage areas, and including an underlying oxide layer having a first thickness and an overlying oxy-nitride layer having a second thickness smaller than the first thickness; and
- a gate electrode formed on the double gate dielectric layers, in each of the high and low voltage areas.
8. The device of claim 7, wherein a thickness of the double dielectric layer in the high voltage area is different from a thickness of the double dielectric layer in the low voltage area.
9. The device of claim 7, wherein a thickness of the double dielectric layer in the high voltage area is greater than a thickness of the double dielectric layer in the low voltage area.
10. The device of claim 8, wherein a thickness of the oxide layer in the high voltage area is greater than a thickness of the oxide layer in the low voltage area.
11. The device of claim 7, further comprising dielectric spacers formed on sidewalls of the gate electrode.
Type: Application
Filed: Apr 24, 2008
Publication Date: Aug 21, 2008
Applicant: DONGBU ELECTRONICS CO., LTD. (Seoul)
Inventor: Yong Soo Ahn (Bucheon-si)
Application Number: 12/109,292
International Classification: H01L 29/78 (20060101);