SEMICONDUCTOR DEVICE AND METHOD OF MANUFACTURING THE SAME
The present invention relates to a semiconductor device and a method of manufacturing the same. A high-resistance silicon wafer is manufactured in such a manner that a large-sized silicon wafer manufactured by the Czochralski method is irradiated with neutrons, and high-resistance and low-resistance elements are simultaneously formed on the high-resistance silicon wafer. Thus, the manufacturing cost can be remarkably saved, and the reliability of products can be enhanced.
Latest PETARI INCORPORATION Patents:
This application claims priority to Korean Patent application No. 10-2007-0070527, filed on Jul. 13, 2007 and all the benefits accruing therefrom under 35 U.S.C. 119, the contents of which are herein incorporated by reference in their entirety.
BACKGROUNDIn a micro inductor used for a radio frequency integrated passive device (hereinafter, referred to as an “RFIPD”), an isolator, a transformer or the like, a thick dielectric or high-resistance layer having a thickness of 20 μm or more should be formed in a lower portion of the micro inductor so as to improve the quality factor (Q-factor) by decreasing insertion loss. However, since a dielectric layer has a restriction in dissipating heat generated from an inductor due to low thermal conductivity, it is difficult to manufacture a high-performance inductor. Thus, a material with excellent thermal conductivity should be formed in a lower portion of an inductor. When a material having low resistance is formed in the lower portion of the inductor, a large number of free electrons and holes that exist inside the corresponding material decrease the magnetic field strength of the inductor. Therefore, the insertion loss of the inductor is increased, and consequently, the Q-factor is decreased. However, when a high-resistance layer of 5 kΩ-cm or more is formed in the lower portion of the inductor, it is possible to use a material with relatively excellent thermal conductivity depending on the kind of material of the high-resistance layer, and a satisfactory Q-factor can be obtained because the insertion loss of the inductor is small.
A material having excellent thermal conductivity and high resistance includes III-V Group semiconductors (GaAs has a thermal conductivity of 0.46 W/cm-° C., and GaN has a thermal conductivity of 1.1 W/cm-° C.). However, there is a disadvantage in that these semiconductors are considerably expensive. On the other hand, silicon semiconductors have a considerably excellent thermal conductivity (1.31 W/cm-° C.), and the low manufacturing cost.
However, although a silicon wafer manufactured by the Czochralski method, which is generally used, has the low manufacturing cost, an oxygen component flows out from a quartz growth container when growing silicon crystals and the oxygen component serves as an n-type impurity, which makes it difficult to manufacture a high-resistance silicon wafer. Thus, it is general that an n-type or p-type silicon wafer is manufactured by adding phosphorous (P) or boron (B) to the silicon wafer manufactured by the Czochralski method. Meanwhile, in a case where a silicon wafer is manufactured by a float-zone method, a high-resistance silicon wafer can be easily manufactured because an oxygen component does not flow out from a growth container. However, there are disadvantages in that the silicon wafer manufactured by the float-zone method is higher in manufacturing cost than that manufactured by the Czochralski method, and it is difficult to manufacture a large-sized silicon wafer.
In addition, when an RFIPD, isolator or transformer is manufactured as described above, in order to improve the Q-factor, a thick dielectric layer having a thickness of 20 μm or more is formed, or a high-resistance wafer is used. Therefore, it is impossible to form an element such as a transistor manufactured on a low-resistance wafer simultaneously with the RFIPD, isolator or transformer. This is because when forming a dielectric layer having a thickness of 20 μm or more, it is difficult to perform a process of forming a dielectric layer and impossible to secure a uniform dielectric layer, and it is hardly possible to form electrode wires over a thick dielectric layer even though an element such as a transistor is formed on a low-resistance wafer.
SUMMARYThe present invention provides a semiconductor device having high-resistance and low-resistance elements simultaneously formed on a high-resistance wafer, and a method of manufacturing the same.
The present invention also provides a semiconductor device and a method of manufacturing the same, wherein a high-resistance silicon wafer is manufactured by irradiating a large-sized silicon wafer manufactured by the Czochralski method with neutrons, and high-resistance and low-resistance elements are simultaneously formed on the high-resistance silicon wafer.
According to an aspect of the present invention, there is provided a semiconductor device, which includes a high-resistance silicon wafer; and high-resistance and low-resistance elements formed in one and the other regions of the high-resistance silicon wafer.
The low-resistance element may be formed on an impurity ion implanted region formed in the one region of the high-resistance silicon wafer.
According to another aspect of the present invention, there is provided a semiconductor, which includes a high-resistance silicon wafer; an impurity ion implanted region formed in one region of the high-resistance silicon wafer; a low-resistance element formed on the impurity ion implanted region; a metal wire connected to the low-resistance element through an interlayer dielectric layer and formed on the interlayer dielectric layer; and a high-resistance element connected to a predetermined region of the metal wire.
The high-resistance silicon wafer may be manufactured in such a manner that a silicon wafer manufactured by a Czochralski method is irradiated with neutrons.
The high-resistance silicon wafer may have a resistance of 10 kΩ-cm or more.
The resistance of the high-resistance silicon wafer may be adjusted according to the amount and irradiation time of neutrons.
The low-resistance element may include a transistor, a resistor, a capacitor or a diode or a combination thereof.
The high-resistance element may include a radio frequency integrated passive device (RFIPD), an isolator, a transformer, a filter, a diplexer, a balance to unbalance transformer (balun), a coupler or an antenna or a combination thereof.
The semiconductor device may further include an inductor formed between the metal wire and the high-resistance element.
According to a further aspect of the present invention, there is provided a method of manufacturing a semiconductor device, which includes ion-implanting an impurity in a predetermined region of a high-resistance silicon wafer; forming a low-resistance element on the impurity implanted region of the high-resistance silicon wafer; forming a contact hole exposing a predetermined region of the low-resistance element after forming a first interlayer dielectric layer on the entire structure; forming a first wire by forming a conductive layer to fill the contact and then patterning the conductive layer; forming a via hole exposing a predetermined region of the first wire and simultaneously a trench having a predetermined shape by forming a second interlayer dielectric layer on the entire structure and then patterning it; forming an inductor by forming a conductive layer to fill the via hole and the trench; and forming a high-resistance element connected to the inductor.
The high-resistance silicon wafer may be manufactured in such a manner that a silicon ingot manufactured by the Czochralski method is irradiated with neutrons and cut.
The high-resistance silicon wafer may be manufactured in such a manner that a silicon ingot manufactured by the Czochralski method is cut at a predetermined thickness and irradiated with neutrons.
The resistance of the high-resistance silicon wafer may be adjusted according to the amount and irradiation time of neutrons.
The low-resistance element may include a transistor, a resistor, a capacitor or a diode or a combination thereof.
Hereinafter, exemplary embodiments of the present invention will be described in detail with reference to the accompanying drawings. However, the present invention is not limited to the embodiments disclosed below but may be implemented into different forms. These embodiments are provided only for illustrative purposes and for full understanding of the scope of the present invention by those skilled in the art.
Referring to
Meanwhile, the high-resistance silicon wafer 110 may be manufactured in such a manner that a rod-shaped silicon ingot manufactured by the Czochralski method is irradiated with neutrons and then cut at a desired thickness, or in such a manner that a silicon ingot manufactured by the Czochralski method is cut at a desired thickness and then irradiated with neutrons.
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
As described above, according to the present invention, a high-resistance silicon wafer is manufactured in such a manner that a large-sized silicon wafer manufactured by the Czochralski method is irradiated with neutrons, and high-resistance and low-resistance elements are simultaneously formed on the high-resistance silicon wafer, so that the manufacturing cost can be remarkably saved and the reliability of products can be enhanced.
Claims
1. A device comprising:
- a substrate; and
- a high-resistance element in a first region of the substrate and a low-resistance element in a second region of the substrate.
2. The device of claim 1 wherein the substrate is a high resistance substrate.
3. The device of claim 1 comprises a semiconductor device.
4. The device of claim 1 wherein the low-resistance element is formed on an impurity ion implanted region formed in the second region of the substrate.
5. The device of claim 1 wherein the substrate is manufactured by irradiating neutrons onto a silicon wafer fabricated by a Czochralski method.
6. The device of claim 1 wherein the substrate has a resistance of 10 kΩ-cm or more.
7. The device of claim 1 wherein the low-resistance element comprises a transistor, a resistor, a capacitor, or a diode or a combination thereof.
8. The device of claim 1 wherein the high-resistance element comprises a radio frequency integrated passive device (RFIPD), an isolator, a transformer, a filter, a diplexer, a balance to unbalance transformer (balun), a coupler or an antenna or a combination thereof.
9. A semiconductor device comprising:
- a substrate having a first region, wherein the first region comprises an impurity ion implanted region;
- a low-resistance element on the first region;
- a wire on an interlayer dielectric layer, wherein the wire is connected to the low-resistance element through an interlayer dielectric layer; and
- a high-resistance element connected to a predetermined region of the wire.
10. The semiconductor device of claim 9 wherein the substrate is manufactured by irradiating neutrons onto a silicon wafer fabricated by a Czochralski method.
11. The semiconductor device of claim 9 wherein the substrate comprises a high resistance substrate having a resistance of 10 kΩ-cm or more.
12. The semiconductor device of claim 11 wherein the resistance of the substrate is adjusted according to the amount and irradiation time of neutrons.
13. The semiconductor device of claim 9 wherein the low-resistance element comprises a transistor, a resistor, a capacitor or a diode or a combination thereof.
14. The semiconductor device of claim 9 wherein the high-resistance element comprises a radio frequency integrated passive device (RFIPD), an isolator, a transformer, a filter, a diplexer, a balance to unbalance transformer (balun), a coupler or an antenna or a combination thereof.
15. The semiconductor device of claim 9 further comprising an inductor formed between the wire and the high-resistance element.
16. A method of manufacturing a device comprising:
- ion-implanting an impurity in a first region of a substrate;
- forming a low-resistance element on the first region of the substrate;
- forming a first interlayer dielectric layer on the substrate over the low-resistance element;
- forming a contact hole in the first interlayer dielectric layer to expose a predetermined region of the low-resistance element;
- forming a first wire in the first interlayer dielectric layer, the first wire connected to the low-resistance element by the contact hole;
- forming second interlayer dielectric layer over the first interlayer dielectric layer;
- forming a via hole and a trench in the second interlayer dielectric layer, wherein the via hole exposes a predetermined region of the first wire and the trench comprises a predetermined shape;
- forming an inductor by forming a conductive layer to fill the via hole and the trench; and
- forming a high-resistance element connected to the inductor.
17. The method of claim 16 wherein the substrate is manufactured by irradiating neutrons onto a silicon ingot fabricated by the Czochralski method and cutting it.
18. The method of claim 17 wherein the resistance of the substrate is adjusted according to the amount and irradiation time of neutrons.
19. The method of claim 16 wherein the substrate is manufactured by cutting a silicon ingot fabricated by the Czochralski method at a predetermined thickness and irradiating it with neutrons.
20. The method of claim 19 wherein the resistance of the substrate is adjusted according to the amount and irradiation time of neutrons.
21. The method of claim 16 wherein the low-resistance element comprises a transistor, a resistor, a capacitor or a diode or a combination thereof.
Type: Application
Filed: Jul 11, 2008
Publication Date: Jan 15, 2009
Applicant: PETARI INCORPORATION (Yuseong-Gu)
Inventor: Young Jin PARK (Yuseong-Gu)
Application Number: 12/171,306
International Classification: H01L 21/822 (20060101); H01L 27/06 (20060101);