SEMICONDUCTOR DEVICE MANUFACTURING METHOD AND SEMICONDUCTOR DEVICE MANUFACTURING APPARATUS
A semiconductor device manufacturing method and a semiconductor device manufacturing apparatus which enable to detect an etching end-point with high accuracy are provided. In etching of a lower layer formed on a semiconductor wafer using a mask which comprises a plurality of patterns extending in a predetermined direction (line-and-space patterns) and contains at least one of a metal layer and an electrically-conductive metal compound layer, the surface of the semiconductor wafer is irradiated with inspection light, the etching is performed while monitoring the intensity of the polarized light component perpendicular to the predetermined extending direction of the line-and-space patterns and the etching is terminated at the time the intensity of the polarized light component reaches a reflected light intensity corresponding to a desired remaining thickness of the lower layer.
Latest ELPIDA MEMORY, INC. Patents:
- Nonvolatile semiconductor memory device of variable resistive type with reduced variations of forming current after breakdown
- Test method for semiconductor device having stacked plural semiconductor chips
- DRAM MIM capacitor using non-noble electrodes
- High work function, manufacturable top electrode
- Semiconductor device and control method for semiconductor device
The present invention relates to a semiconductor device manufacturing method and a semiconductor device manufacturing apparatus and more particularly to a semiconductor device manufacturing method and a semiconductor device manufacturing apparatus capable of detecting the etching end point during an etching process.
BACKGROUND OF THE INVENTIONDry-etching processes using plasma have been often employed in semiconductor device manufacturing processes. In conventional dry-etching processes, in many cases, etching is performed until the layer to be etched is completely eliminated. However, in some cases, there is a need for terminating etching at the time the depth of a trench being formed by etching reaches a desired depth or at the time the remaining thickness of a layer being etched reaches a desired thickness. In such cases, it is necessary to detect the etching end point with higher accuracy in comparison with usual dry-etching processes.
As a method for accurately detecting an etching end point, there has been known a method which irradiates the surface of a semiconductor wafer with light during etching and detects the etching end point on the basis of the intensity of reflected light from the surface, as disclosed in Japanese Patent Application Laid-Open No. 2001-210619.
The method disclosed in Japanese Patent Application Laid-Open No. 2001-210619 employs, during etching for forming trenches for isolation in a silicon substrate, light containing a polarized light component parallel to the extending direction of parallel mask patterns for the formation of trenches (line-and-space patterns), to thereby improve the accuracy of the end-point detection. Further, there have been suggested various types of etching end-point detecting methods as disclosed in Japanese Patent Application Laid-Open Nos. 8-125283, 9-283585, 11-260799, 2003-229414, 2001-85388 and the like.
SUMMARY OF THE INVENTIONHowever, the utilization of light containing a polarized light component parallel to the direction of extension of line-and-space patterns as in the etching end-point detecting method of the aforementioned Japanese Patent Application Laid-Open No. 2001-210619 has rather degraded the detection accuracy, in some cases.
Therefore, it is an object of the invention to provide a semiconductor device manufacturing method capable of detecting an etching end-point with high accuracy.
Further, it is another object of the present invention to provide a semiconductor device manufacturing apparatus capable of detecting an etching end-point with high accuracy.
The present inventors have proven the following facts, from earnest studies for improving the accuracy of etching end-point detections. That is, in the case where mask layer forms line-and-space patterns and the regions covered with the mask layer contains an electrically-conductive layer having a significantly low electrical resistance such as a metal layer and an electrically-conductive metal compound layer, even if the surface of the semiconductor wafer is irradiated with light, reflected light consisting of polarized light components parallel to the direction of extension of line-and-space patterns of the mask layer is hardly modulated in terms of intensity with respect to the amount of etching. Further, the present inventors have proven the following facts, from further studies about such a phenomenon. That is, the aforementioned phenomenon is caused by induced currents in the metal layer or the electrically-conductive metal compound layer existing in the object regions of etching, such induced currents are generated by the energy of irradiated light.
The present invention was made in view of the aforementioned technical findings and the above and other objects of the present invention can be accomplished by a semiconductor device manufacturing method for etching a lower layer corresponding to between plural patterns constituting a mask layer on a semiconductor wafer including the lower layer and the plural patterns formed on the lower layer to extend in a predetermined direction and contain at least one of a metal and an electrically-conductive metal compound, comprising the steps of irradiating the semiconductor wafer with inspection light, and determining an end-point of the etching, on the basis of intensity of a polarized light component perpendicular to the predetermined direction contained in reflected light of the inspection light which is reflected from the semiconductor wafer.
Further, a semiconductor device manufacturing apparatus according to the present invention is a semiconductor device manufacturing apparatus for applying plasma processing to a surface of a semiconductor wafer comprising a stage for mounting a semiconductor wafer thereon, a light source for generating inspection light which irradiates the stage, a measuring unit for receiving reflected light from the semiconductor wafer, and a polarizing filter placed at least one of between the light source and the stage and between the stage and the measuring unit, wherein when a semiconductor wafer, which includes a mask layer comprising plural patterns extending in a predetermined direction and containing at least one of a metal layer and an electrically-conductive metal compound layer, is mounted on said stage, at least one of said stage and said polarizing filter can be adjusted such that a direction of polarization of light which has passed through said polarizing filter becomes perpendicular to the predetermined direction during etching a lower layer under portions corresponding to between the plural patterns of the mask layer.
The present invention utilizes, in detecting the etching end-point, polarized light perpendicular to the direction of extension of the plural patterns of the mask layer containing at least one of a metal and an electrically-conductive metal compound, thus significantly reducing the induced current flowing through the plural patterns of the mask layer. This can effectively suppress the electromagnetic-wave shielding effect and the current loss due to induced currents and, therefore, the reflected light intensity is largely changed in accordance with the amount of etching. Consequently, the present invention enables detections of etching end-points with high accuracy. Further, the effects of the present invention will be more prominent when the electrically-conductive layer contained in the mask layer has a lower electrical resistance. Therefore, the present invention is particularly effective when the electrically-conductive layer contained in the mask layer is made of metal.
The above and other objects, features and advantages of the present invention will become more apparent by reference to the following detailed description of the invention taken in conjunction with the accompanying drawings, wherein:
First, the principle of the present invention will be described prior to detailed description of a semiconductor device manufacturing method according to a preferred embodiment of the present invention.
As shown in
As shown in
When the surface of the semiconductor wafer 1 is irradiated with polarized light parallel to the extending direction of the mask patterns 10 (the direction X), an electric field 20 is generated in the direction X which is the longitudinal direction of the mask patterns 10 and a magnetic field 30 is generated in the direction Y perpendicular thereto, as shown in
On the other hand, when the surface of the semiconductor wafer 1 is irradiated with polarized light perpendicular to the direction of extension of the mask patterns 10 (the direction X), a magnetic field 30 is generated in the direction X which is the longitudinal direction of the mask patterns 10 and an electric field 20 is generated in the direction Y perpendicular thereto, as shown in
As can be seen from
The present invention utilizes this phenomenon and monitors, during etching, the intensity of polarized light component perpendicular to the mask patterns (corresponding to (a) in
Next, there will be described a semiconductor device manufacturing apparatus according to a preferred embodiment of the present invention.
The semiconductor device manufacturing apparatus 100 according to the present embodiment includes a plasma processing unit 200 including a stage 201 for mounting a semiconductor wafer 1 thereon, a light source 301, a first reflector 302 which reflects inspection light 401 generated from the light source 301 toward the surface of the semiconductor wafer 1 on the stage 201, a second reflector 303 which reflects reflected light 402 from the semiconductor wafer 1, a polarizing filter 304 which passes therethrough a polarized light component in one direction out of the reflected light 402 reflected by the second reflector 303, a spectroscope 305 which receives the polarized light 403 which has passed through the polarizing filter 304 and extracts a desired wavelength, a measuring unit 306 for measuring the intensity of the polarized light 403 extracted by the spectroscope 305, and an end-point detecting unit 307 for detecting the etching end-point on the basis of the measurement result 306a from the measuring unit 306.
There has been prestored, in the end-point detecting unit 307, the relationship between the remaining layer thickness and the reflected light intensity as shown in
In the case of applying plasma etching to an underlying layer using line-and-space shaped mask patterns including at least one of a metal layer and an electrically-conductive metal compound layer with the use of the semiconductor device manufacturing apparatus 100 having the aforementioned structure, it is possible to determine the etching end-point with high accuracy by adjusting the angle of the polarizing filter 304 or the stage 201 such that the polarized light component perpendicular to the mask patterns, out of the reflected light 402 from the semiconductor wafer surface, is incident on the spectroscope 305. In order to adjust the angles of the polarizing filter 304 and the stage 201, there may be provided a rotation mechanism 308 for rotating the polarizing filter 304 in circumferential direction about an optical axis as shown in
However, instead of providing the rotation mechanism 308 or 202, the angle of the semiconductor wafer 1 can be adjusted using the orientation flat thereof when mounting the semiconductor wafer 1 on the stage 201, so that the polarized light component perpendicular to the mask patterns is incident on the spectroscope 305.
By providing such the rotation mechanism 308 or 202, the orientation of the polarized light 403 incident to the spectroscope 305 can be changed depending on the object to be processed. Specifically, when the semiconductor wafer 1 mounted on the stage 201 includes plural mask patterns containing at least one of a metal layer and an electrically-conductive metal compound layer which are formed on the surface thereof to extend in one direction, the angle of the polarizing filter 304 can be adjusted through the rotation mechanism 308 (or the angle of the stage 201 can be adjusted through the rotation mechanism 202) such that the polarized light component perpendicular to the mask patterns is incident on the spectroscope 305. On the contrary, when the plural mask patterns formed on the surface of the semiconductor wafer 1 do not contain any of a metal layer and an electrically-conductive metal compound layer, the angle of the polarizing filter 304 can be adjusted through the rotation mechanism 308 (or the angle of the stage 201 can be adjusted through the rotation mechanism 202) such that the polarized light component parallel to the direction of extension of patterns is incident on the spectroscope 305. This is based on the fact that, when the mask patterns do not contain any of a metal layer and an electrically-conductive metal compound layer, the intensity of the polarized light component parallel to the direction of extension of the mask patterns is changed more largely with respect to the amount of etching. This enables detection of end-point with high accuracy regardless of whether or not the mask patterns contain a metal layer or an electrically-conductive metal compound layer.
In the present embodiment, since the polarizing filter 304 is placed between the reflector 303 and the spectroscope 305, it is possible to efficiently eliminate light generated from plasma, thus reducing the noise introduced to the spectroscope 305 and enabling measurements with high S/N ratios. Also, in order to further increase the S/N ratio, polarizing filters 304 may be placed between the light source 301 and the reflector 302 and between the reflector 303 and the spectroscope 305, as shown in
Hereinafter, a semiconductor device manufacturing method according to a preferred embodiment of the present invention will be described in detail by exemplifying the process for formation of a DRAM (Dynamic Random-Access Memory).
First, as shown in
Subsequently, as shown in
Next, as shown in
Subsequently, as shown in
Subsequently, as shown in
Consequently, the laminated layers consisting of the WN layer 509, the W layer 510, the silicon nitride layer 511 and the silicon oxide layer 512, which are covered with the silicon nitride layer 515 at their side walls, form mask patterns 516 to be used for etching of the remaining portions of the N-type polycrystalline silicon layer 507 and the P-type polycrystalline silicon layer 508. At this time, the mask patterns 516 form line-and-space patterns having a width of about 110 nm and an interval of about 110 nm in the region A.
When the N-type polycrystalline silicon layer and the P-type polycrystalline silicon layer are concurrently etched to form N-type gates and P-type gates, it is preferable to apply etching thereto under an etching condition which causes the N-type polycrystalline silicon layer and the P-type polycrystalline silicon layer to be etched at an equivalent etching rate. On the other hand, if they are etched using etching gases C12 or HBr which are used for conventional gate-electrode processing (etching of single-conductivity type polycrystalline silicon layers), this will cause a significant etching-rate difference between the N-type polycrystalline silicon layer and the P-type polycrystalline silicon layer, thus causing differences in the gate-electrode shapes after the processing. In order to reduce such shape differences after processing, addition of fluoro-carbon-based gas such as CF4 is effective. However, etching using fluoro-carbon-based gas has the drawback of degradation of the selectivity with respect to the underlying gate oxide layer. Therefore, the polycrystalline silicon layers are processed by two-stage etching as follows. That is, at first, the polycrystalline silicon layers are etched using gas containing fluoro-carbon-based gas, until just before the polycrystalline silicon layers are completely removed (a first stage). Subsequently, the etching is temporally stopped and then the remaining polycrystalline silicon layers are removed by etching using etching gas containing no fluoro-carbon-based gas with higher selectivity with respect to the gate oxide layer (a second stage).
In this case, if the amount of etching is insufficient at the first stage, then the amount of etching at the second stage will be increased by the amount of the insufficiency, thus causing a large shape difference between the N gates and the P gates. On the contrary, if the amount of etching is excessive at the first stage, this will cause damage of the gate oxide layer and the silicon substrate. Consequently, it is necessary to accurately stop the first-stage etching just before the polycrystalline silicon layers are completely removed. In the present embodiment, the detection of the etching end-point is performed using the aforementioned semiconductor device manufacturing apparatus 100 shown in
That is, a semiconductor wafer 500 as shown in
Next, as shown in
As shown in
On the other hand, as shown in
On the contrary, with the present embodiment, the polycrystalline silicon layers are etched away while the intensity of the polarized light component perpendicular to the mask patterns 516 is monitored, thereby enabling easy and accurate determination of the remaining layer thickness. This enables terminating the first-stage etching just before the gate oxide layer 506 is exposed, and consequently enables provision of gate electrode structures having little shape difference between N-type gates and P-type gates without causing damage to the silicon oxide layer 506 and the silicon substrate 501, as shown in
While a preferred embodiment of the present invention has been described hereinbefore, the present invention is not limited to the aforementioned embodiment and various modifications can be made without departing from the spirit of the present invention. It goes without saying that such modifications are included in the scope of the present invention.
For example, while in the aforementioned embodiment there has been described the case of applying the present invention to patterning of gate electrodes, the application of the present invention is not limited thereto.
Further, while in the aforementioned embodiment a magnetron-RIE type plasma etching apparatus is used for etching of the silicon oxide layer and the silicon nitride layer and an ECR type plasma etching apparatus is used for etching of the W layer, the WN layer and the polycrystalline silicon layer, it is possible to employ other types of plasma etching apparatuses.
Further, while in the aforementioned embodiment the metal layer and the electrically-conductive metal compound layer included in the mask patterns are the W layer and the WN layer, it is also possible to offer the same effects by employing a single layer or laminated layers consisting of a metal layer made of other materials such as an Al layer or a Ti layer, or a metal silicide layer such as a tungsten silicide layer or the like. However, in the case where it is necessary to apply heat treatment after patterning, it is preferable to select a W layer and a W-compound layer which are resistant to heat treatment.
Claims
1. A semiconductor device manufacturing method for etching a lower layer corresponding to between plural patterns constituting a mask layer on a semiconductor wafer including the lower layer and the plural patterns formed on the lower layer to extend in a predetermined direction and contain at least one of a metal and an electrically-conductive metal compound, comprising the steps of:
- irradiating the semiconductor wafer with inspection light; and
- determining an end-point of the etching, on the basis of intensity of a polarized light component perpendicular to the predetermined direction contained in reflected light of the inspection light which is reflected from the semiconductor wafer.
2. The semiconductor device manufacturing method as claimed in claim 1, wherein said mask layer contain tungsten (W).
3. The semiconductor device manufacturing method as claimed in claim 1, wherein said lower layer contains polycrystalline silicon.
4. The semiconductor device manufacturing method as claimed in claim 2, wherein said lower layer contains polycrystalline silicon.
5-20. (canceled)
21. The semiconductor device manufacturing method as claimed in claim 1, further comprising a step for etching the lower layer by plasma etching using a first etching gas and using the mask layer such that the lower layer remains with a predetermined thickness and etching away the lower layer with the predetermined thickness by plasma etching using a second etching gas different from the first etching gas and using the mask layer.
22. The semiconductor device manufacturing method as claimed in claim 21, wherein said first etching gas contains fluoro carbon and said second etching gas does not contain fluoro carbon.
23. The semiconductor device manufacturing method as claimed in claim 21, wherein said lower layer contains polycrystalline silicon layer contains an N-type portion and a P-type portion.
24. The semiconductor device manufacturing method as claimed in claim 1, further comprising a step for forming a silicon oxide layer on said semiconductor wafer prior to forming the lower layer and the surface of said silicon oxide layer is exposed by etching away the lower layer.
Type: Application
Filed: Dec 17, 2008
Publication Date: Apr 16, 2009
Applicant: ELPIDA MEMORY, INC. (Tokyo)
Inventor: Naoyuki Kofuji (Tokyo)
Application Number: 12/336,782
International Classification: H01L 21/66 (20060101);