Method for Fabricating Flash Memory Device Having Vertical Floating Gate
A method for fabricating a flash memory device includes forming a control gate having a hollow donut shape over an insulation layer formed over a substrate. The method also includes forming an inter-poly dielectric of a spacer shape on an inner wall of the control gate, filling a conductive layer for a floating gate between the spacer shaped inter-poly dielectrics, and forming an interlayer insulation layer over a resulting product formed with the conductive layer for a floating gate. The method further includes removing a center portion of the conductive layer for a floating gate to form an opening, forming a tunnel insulation layer on an inner face of the opening, and filling with a semiconductor layer the opening formed with the tunnel insulation layer to form an active region.
Latest HYNIX SEMICONDUCTOR, INC. Patents:
The priority of Korean patent application No. 10-2008-0065699 filed on Jul. 7, 2008, the entire disclosure of which is incorporated by reference, is claimed.
BACKGROUND OF THE INVENTION1. Field of the Invention
The invention generally relates to a method for fabricating a flash memory device and, more particularly, to a method for fabricating a flash memory device having a floating gate of a vertical structure.
2. Brief Description of Related Technology
A semiconductor memory device used for storing data can generally be divided into a volatile memory device and a non-volatile memory device. The volatile memory device loses the stored data when the power supply is interrupted, but the non-volatile memory device retains the stored data even when the power supply is interrupted. Therefore, the non-volatile memory device is widely used in applications where power is not always available, the power is occasionally interrupted or lower power consumption is required as in a mobile phone system, a memory card for storing music and/or movie data and other appliances. A typical example is a flash memory device.
The flash memory device is, like a general non-volatile memory device, formed of cell transistors having a stacked gate structure. The stacked gate structure refers to a structure where a tunnel oxide layer, a floating gate, an inter-poly dielectric (IPD), and a control gate are sequentially stacked on a channel region of the cell transistor. The flash memory device of such stacked gate structure uses a coupling ratio, by which a voltage is applied to the floating gate via the inter-poly dielectric when applying a predetermined voltage.
Meanwhile, with miniaturization and weight reduction of electronic appliances, there is an increased demand for a cell of a smaller size, even in the flash memory device. However, it is difficult to meet this demand with current two dimensional cell structure and a novel cell structure thus should be studied.
SUMMARY OF THE INVENTIONEmbodiments of the present invention are directed to a method for fabricating a flash memory device capable of drastically increasing an integration degree of a memory cell without limitation due to an area of a semiconductor substrate by realizing the memory cell in a vertical direction to the substrate.
In one embodiment, a method for fabricating a flash memory device includes forming a control gate having a hollow donut shape over an insulation layer deposited on a substrate; forming an inter-poly dielectric having a spacer shape on an inner wall of the control gate; filling a conductive layer for a floating gate between the spacer shaped inter-poly dielectrics; forming an interlayer insulation layer over a resulting product, the interlayer insulation layer including the conductive layer for a floating gate; removing a center portion of the conductive layer for a floating gate to form an opening; forming a tunnel insulation layer on an inner face of the opening; and filling with a semiconductor layer the opening formed with the tunnel insulation layer with a semiconductor layer to form an active region.
Additional features of the disclosed invention may become apparent to those skilled in the art from a review of the following detailed description, taken in conjunction with the drawings, and the appended claims.
For a more complete understanding of the disclosure, reference should be made to the following detailed description and accompanying drawings wherein:
While the disclosed method is susceptible of embodiments in various forms, there are illustrated in the drawings (and will hereafter be described) specific embodiments of the invention, with the understanding that the disclosure is intended to be illustrative, and is not intended to limit the invention to the specific embodiments described and illustrated herein.
DESCRIPTION OF SPECIFIC EMBODIMENTSReferring to
As such, it is possible to increase degree of integration in a flash memory device by constructing the cell stacks in a three dimensional vertical structure. In other words, it is possible to reduce an area occupied by the memory cell for obtaining a desired capacitance. In
Also, the active regions are divided more effectively by constructing the active region in a cylindrical shape, thereby capable of preventing short channel effect. Further, it is possible to realize larger width of the active region with the same size by constructing the cell stack concentrically and it is possible to ensure a sufficient length of the active region by stacking the gate pattern vertically.
Referring to
A hard mask (not shown) for gate patterning is formed over the conductive layer. The hard mask (not shown) is formed circularly as shown in
Referring to
Referring to
Referring to
Over the interlayer insulation layer 220, the process of forming the control gate, the inter-poly dielectric and the floating gate in the lower layer is repeated again. In other words, a conductive layer is deposited over the interlayer insulation layer 220 and then etched back to form the upper control gate 222. An ONO layer of a spacer shape is then formed on the inner and outer walls of the control gate to form an inter-poly dielectric 224. Subsequently, a conductive layer for a floating gate is deposited and a CMP process is then performed. As the result, an upper structure having a floating gate 226 is formed like the lower structure.
As such, the processes of
Referring to
Referring to
Next, an active region 260 is formed in the opening formed with the tunnel insulation layer. The active region 260 can be formed, for example, by growing a single crystalline silicon layer with an epitaxial growth or by depositing a polysilicon layer. Besides, it is also possible to form the active region by various well known methods. Next, the silicon layer formed over the uppermost interlayer insulation layer 230 is removed to divide the active regions.
As is apparent from the above description, it is possible to increase the integration degree of a memory device by constructing the cell stack in a three dimensional vertical structure. Also, it is possible to divide the active regions more effectively by constructing the active region in a cylindrical shape, thereby capable of preventing short channel effect. Further, it is possible to realize larger width of the active region with the same size by constructing the cell stack concentrically and it is possible to ensure an enough length of the active region by stacking the gate pattern vertically.
While the present invention has been described with respect to the specific embodiments, it will be apparent to those skilled in the art that various changes and modifications may be made without departing from the spirit and scope of the invention as defined in the following claims.
Claims
1. A method for fabricating a flash memory device, the method comprising:
- forming a control gate having a hollow donut shape over an insulation layer deposited over a substrate;
- forming an inter-poly dielectric having a spacer shape on an inner sidewalls of the control gate;
- filling a conductive layer for a floating gate between the spacer shaped inter-poly dielectrics;
- forming an interlayer insulation layer over a resulting structure including the conductive layer for a floating gate;
- removing a center portion of the conductive layer for a floating gate to form an opening;
- forming a tunnel insulation layer on an inside of the opening; and,
- filling the opening with a semiconductor layer to form an active region.
2. The method of claim 1, wherein the forming of the inter-poly dielectric comprises:
- forming a dielectric layer over the insulation layer formed with the control gate; and
- planarizing the dielectric layer to expose upper surfaces of the insulation layer and the control gate.
3. The method of claim 2, wherein the dielectric layer comprises a structure of oxide layer/nitride layer/oxide layer.
4. The method of claim 1, wherein the filling the conductive layer between the spacer shaped inter-poly dielectrics comprises:
- depositing a conductive layer over the resulting structure including the inter-poly dielectric; and,
- planarizing the conductive layer to expose a surface of the inter-poly dielectric.
5. The method of claim 1, wherein the forming the active region comprises:
- forming a semiconductor layer inside the opening; and,
- planarizing the semiconductor layer.
6. The method of claim 5, wherein the forming of the semiconductor layer comprises growing a silicon epitaxial layer or depositing a polysilicon layer.
7. The method of claim 1 further comprising, after the forming the interlayer insulation layer over the resulting structure including the conductive layer for a floating gate,
- repeating the forming the control gate, the inter-poly dielectric, the floating gate, the tunnel insulation layer, and the interlayer insulation layer by a predetermined number of times to form a multiple structure.
8. The method of claim 7, wherein the forming the control gate, the inter-poly dielectric, the floating gate, the tunnel insulation layer and the interlayer insulation layer is repeated by the times corresponding to a number of memory cells connected to one cell string.
9. The method of claim 1, wherein the semiconductor layer is acted on a channel.
Type: Application
Filed: Jun 30, 2009
Publication Date: Jan 7, 2010
Patent Grant number: 8124478
Applicant: HYNIX SEMICONDUCTOR, INC. (Icheon-si)
Inventors: Jung Woo Park (Seoul), Sung Yoon Cho (Suwon-si)
Application Number: 12/494,826
International Classification: H01L 21/336 (20060101);