METHOD FOR FABRICATING FIN TRANSISTOR
A method for fabricating a fin transistor includes patterning a first pad layer provided over a substrate using an isolation mask, etching the substrate using the isolation mask and the first pad layer to form trenches, filling the trenches with an insulating material to form isolation structures, etching the isolation structures within the trenches using a gas having a high selectivity ratio of the insulating material to the first pad layer to form fin structures, forming a gate insulating layer over the fin structures, and forming a conductive layer over the gate insulating layer.
Latest Hynix Simiconductor Patents:
The present invention is a divisional of U.S. patent application Ser. No. 11/617,579, filed on Dec. 28, 2006, which claims priority of Korean patent application number 10-2006-0096468, filed on Sep. 29, 2006, which are incorporated by reference in their entirety.
BACKGROUND OF THE INVENTIONThe present invention relates to a method for fabricating a semiconductor device, and more particularly, to a method for fabricating a fin transistor.
As semiconductor devices become highly integrated, conventional two-dimensional transistor structures have some limitations. In particular, for high-speed devices, two-dimensional transistor structures often do not satisfy the required current drive.
Fin field effect transistors (FETs) and saddle-type fin FETs are two examples that attempt to overcome the aforementioned limitation. These fin FETS and saddle-type fin FETs usually uses three surfaces as channels, and thus, they provide good current drive, and improve back bias dependency.
Referring to
When the fins 17B are formed, the top portions of the fins 17B are often damaged. Particularly, when the field oxide layers 15 are etched, the top portions of the fins 17B are often etched away. As illustrated in
A fin is in a region where the channel is to be formed and generally determines the shape of the transistor. If a fin has a small critical dimension (CD), the loss of the top portion of the fin often leads to a decrease in the CD of the fin. Thus, if the fin is likely to be sharply tapered, it may make it difficult to achieve the desired CD reproducibility of a channel.
As similar to the aforementioned loss of the top portion of the fin, when a saddle-type fin pattern for a saddle-type fin FET is formed, the top portion of the fin pattern is likely to be damaged. Also, as the recessed depth of the field oxide layer to form a fin or a saddle-type fin pattern increases, the loss of the top portion of the fin or the saddle-type fin pattern tends to increase.
An embodiment of the present invention is directed towards a method for fabricating a fin transistor suitable for reducing damage to a top portion of a fin during recessing of the isolation layer.
Another embodiment of the present invention is directed towards a method for fabricating a saddle-type fin transistor suitable for reducing damage to a top portion of the saddle-type fin.
In accordance with one aspect of the present invention, there is provided a method for fabricating a fin transistor. The method includes patterning first pad layer provided over a substrate using an isolation mask. The substrate is etched using the isolation mask and the first pad layer to form trenches. The trenches are filled with an insulating material to form isolation structures. The isolation structures are etched within the trenches using a gas having a high selectivity ratio of the insulating material to the first pad layer to form fin structures. A gate insulating layer is formed over the fin structures. A conductive layer is formed over the gate insulating layer.
In accordance with another aspect of the present invention, there is provided a method for fabricating a saddle-type fin transistor. The method includes forming a pad layer over a substrate; etching a substrate to form first and second trenches, the first and second trenches defining a portion of the substrate therebetween; filling the first and second trenches with an isolation material to form first and second isolation structures, respectively, wherein the pad layer is provided over the portion of the substrate; etching the first and second isolation structures using a gas having a high selectivity ratio of the isolation material to the pad layer, so that the portion of the substrate protrudes above an upper surface of the etched first and second isolation structures; removing the pad layer to expose an upper surface of the portion of the substrate; and etching the portion of the substrate to reduce the height of the portion to form a saddle-type fin.
Referring to
The pad nitride layer 23 and the pad oxide layer 22 are etched using an isolation mask 41 to expose isolation regions. Exposed portions of the substrate 21 are etched to a certain depth using the isolation mask 41 and the pad nitride layer 23 as an etch barrier to form trenches 24. The trenches 24 are regions into which a field oxide layer is to be filled, and has a depth of approximately 2,000 Å or more.
Referring to
Referring to
The field oxide layers 25 are recessed (or etched) to a certain depth using the mask 26. The recessed depth should be approximately 500 Å or more (e.g., in a range of approximately 500 Å to 1,500 Å). The field oxide layers 25 remain in the trenches 24 to cover the bottom surfaces of the trenches 24. In the present implementation, the mask 26 defines an opening with a width that is narrower than that of the trenches 24 in the direction along the major axis of the active region 25A. As a result, portions of the field oxide layer 25 remain on the sidewall of the trenches 24 (see cut plane A-A).
After the etching step, portions of the active region 25A protrude (or are exposed), and the protruding portions of the active region 25A are called fins 27B. Reference numeral 27A denotes open areas obtained after the field oxide layers 25 are recessed. As can be seen from
When the field oxide layers 25 are recessed by etching, an etch gas having high selectivity to the pad nitride layer 23 (i.e., self-aligned contact chemistry) is used. The term “self-aligned contact chemistry” means a condition that gives high etch selectivity of nitride with respect to oxide, so that the pad nitride layer 23 is etched minimally when the field oxide layers 25 are etched.
For instance, a carbon containing etch gas is used to etch the field oxide layers 25. In particular, the etch gas may be one of an etch gas having a high carbon content, an etch gas having a high carbon and hydrogen content, and a combination thereof.
In detail, the etch gas containing carbon may be a CxFy gas, where x≧2 and y≧1, or a CxHyFz gas, where x≧1, y≧2, and Z≧1. For instance, the etch gas may be C2F6, C3F8, C4F6, C5F8, or CH2F. For reference, those oxide etch gases that usually cause the loss of a top portion of a fin are CF4 and CHF3 gases, and theses gases has a selectivity ratio of nitride to oxide of about 1 to 1. However, the etch gas used in the present embodiment has a selectivity ratio between the pad nitride layer 23 and the field oxide layers 25 of approximately 8 to 1 or higher. Using such an etch gas, the pad nitride layer 23 remains to a certain thickness when the field oxide layers 25 are recessed. The remaining pad nitride layer 23 is labeled as 23A and will be referred to as “pad nitride pattern” hereinafter. Due to the pad nitride pattern 23A, the loss of the top portions of the fins 27B can be minimized.
Referring to
The pad nitride pattern 23A may also be removed simultaneously when the field oxide layers 25 are etched to form the fins 27B as described in
With the removal of the pad nitride layer 23 and pad oxide layer 22, vertical portions 25B of the field oxide layers 25 protrude above an upper surface of the substrate 21. In the present embodiment, the pad oxide layer 22 is provided below the pad nitride layer 23. However, other embodiments a single pad layer rather than multiple pad layers as in the present embodiment. The single pad layer may be nitride-based or another type of material.
Referring to
In accordance with the embodiment of the present invention, when the field oxide layers 25 are etched, an etch gas that has a high selectivity ratio of the pad nitride layer 23 to the field oxide layer 25 is used. As a result, the loss of the top portions of the fins 27B is minimized, and sufficient areas of the fins 27B can be secured.
Referring to
The pad nitride layer 33 and the pad oxide layer 32 are etched using an isolation mask 42. Exposed portions of the substrate 31 are etched to a certain depth using the isolation mask 42 and the pad nitride layer 33 as an etch barrier to form trenches 34. The trenches 34 are regions that will be filled with a field oxide layer, and has a depth of approximately 2,000 Å or more.
Referring to
Referring to
The field oxide layers 35 are recessed (or etched) to a certain depth using the mask 36. The recessed depth should be approximately 100 Å or more (e.g., in a range of approximately 100 Å to 1,500 Å). As a result of the recessing, fins 37B, which are protruding active regions, are formed. The height of each of the fins 37B is 500 Å or more. Reference numeral 37A denotes recesses after the field oxide layers 35 are recessed. Reference numeral 33A denotes a remaining portion of the pad nitride layer 33 after the recessing, and will be referred to as “pad nitride pattern” hereinafter.
In the present embodiment, when the field oxide layers 35 are recessed by etching, an etch gas having high selectivity to the pad nitride layer 33 (i.e., self-aligned contact chemistry) is used. The term “self-aligned contact chemistry” means a condition that gives high etch selectivity of nitride with respect to oxide, so that the pad nitride layer 33 is etched minimally when the filed oxide layers 35 are etched.
For instance, a carbon containing etch gas is used to etch the field oxide layers 35. In particular, the etch gas may be one of an etch gas having a high carbon content, an etch gas having high carbon and hydrogen content, and a combination thereof.
In detail, the etch gas containing carbon may be a CxFy gas, where x≧2 and y≧1, or a CxHyFz gas, where x≧1, y≧2, and Z≧1. For instance, the etch gas may be C2F6, C3F8, C4F6, C5F8, or CH2F. For reference, those oxide etch gases that usually cause the loss of a top portion of a fin pattern are CF4 and CHF3 gases, and theses gases have a selectivity ratio of nitride to oxide of about 1 to 1. However, the etch gas used in the present embodiment has a selectivity ratio between pad nitride layer 33 and field oxide layers 35 of approximately 8 to 1 or higher. The loss of the top portions of the fins 37B can be minimized using such an etch gas.
Referring to
For the formation of the saddle-type fins 37C, a pad nitride pattern 33A and the pad oxide layer 32 are etched, and then the fins 37B are etched. When the fins 37B are etched (i.e., recessed), since the fins 37B include a silicon-based material, an etch gas that has a high selectivity ratio between the fins 37B and the field oxide layers 35 is used. For instance, the etch gas includes HBr gas or Cl2 gas. Since loss of the fins 37B is minimized during the etching (i.e., recessing) for forming the saddle-type fins 37C, top portions of the saddle-type fins 37C are not likely to be tapered, and severe damage to side portions of the saddle-type fins 37C can be avoided.
Referring to
According to various embodiments of the present invention, an etch gas having a high selectivity ratio between the pad nitride layer and the field oxide layers is used when the field oxide layers are etched. Thus, the loss of the fins can be reduced. As a result, the shape of the fin can be reproducible. This reproducibility makes it further possible to obtain process reproducibility in fin transistor or saddle-type fin transistor fabrication processes.
While the present invention has been described with respect to certain embodiments, it will be apparent to those skilled in the art that various changes and modifications may be made without departing from the spirit and scope of the invention as defined in the following claims.
Claims
1. A method for fabricating a saddle-type fin transistor, the method comprising:
- forming a pad layer over a substrate;
- etching a substrate to form first and second trenches, the first and second trenches defining a portion of the substrate therebetween;
- filling the first and second trenches with an isolation material to form first and second isolation structures, respectively, wherein the pad layer is provided over the portion of the substrate;
- etching the first and second isolation structures using a gas having a high selectivity ratio of the isolation material to the pad layer, so that the portion of the substrate protrudes above an upper surface of the etched first and second isolation structures;
- removing the pad layer to expose an upper surface of the portion of the substrate; and
- etching the portion of the substrate to reduce the height of the portion to form a saddle-type fin.
2. The method of claim 1, wherein the pad layer comprises a nitride-based material.
3. The method of claim 2, wherein etching the first and second isolation structures comprises using a gas including one selected from a group consisting of a gas containing a high content of carbon, a gas containing high contents of carbon and hydrogen, and a combination thereof.
4. The method of claim 3, wherein the gas containing the high content of carbon includes a CxFy gas, where x≧2 and y≧1.
5. The method of claim 4, wherein the CxFy gas includes one selected from a group consisting of C2F6, C3F8, C4F6, and C5F8.
6. The method of claim 3, wherein the gas containing high contents of carbon and hydrogen includes a CxHyF, gas, where x≧1, y≧2, and z≧1.
7. The method of claim 6, wherein the CxHyFz gas includes CH2F.
8. The method of claim 7, wherein the first and second isolation structures are etched at least to a depth of 100 Å, wherein the exposed portion of the substrate is etched by 800 Å or more.
9. The method of claim 1, wherein the first and second isolation structures include oxide.
Type: Application
Filed: Sep 14, 2009
Publication Date: Jan 7, 2010
Applicant: Hynix Simiconductor (Icheon-si)
Inventor: Kwang-Ok KIM (Ichon-shi)
Application Number: 12/559,367
International Classification: H01L 21/762 (20060101);