Semiconductor device and method of fabricating the same
A semiconductor device according to an embodiment of the present invention includes: a semiconductor substrate; an isolation structure formed in a trench, formed in the semiconductor substrate, through a semiconductor oxide film; a floating gate formed on the semiconductor substrate between the isolation structures through an insulating film; a gate oxidation protection film formed on a side surface, on the isolation structure side, of the floating gate so that each of a part of a side surface and a bottom surface of the gate oxidation protection film contacts the insulating film; and a control gate formed on the floating gate through an inter-gate insulating film.
Latest Kabushiki Kaisha Toshiba Patents:
- ENCODING METHOD THAT ENCODES A FIRST DENOMINATOR FOR A LUMA WEIGHTING FACTOR, TRANSFER DEVICE, AND DECODING METHOD
- RESOLVER ROTOR AND RESOLVER
- CENTRIFUGAL FAN
- SECONDARY BATTERY
- DOUBLE-LAYER INTERIOR PERMANENT-MAGNET ROTOR, DOUBLE-LAYER INTERIOR PERMANENT-MAGNET ROTARY ELECTRIC MACHINE, AND METHOD FOR MANUFACTURING DOUBLE-LAYER INTERIOR PERMANENT-MAGNET ROTOR
This application is based upon and claims the benefit of priority from prior Japanese Patent Application No. 2006-261238, filed on Sep. 26, 2006, the entire contents of which are incorporated herein by reference.
BACKGROUND OF THE INVENTIONThe present invention relates to a semiconductor device having a floating gate formed therein, and a method of fabricating the same.
According to a conventional method of fabricating a semiconductor device having a floating gate formed therein, after a buried trench through which an isolation structure is intended to be buried in a silicon substrate is formed, oxidation is performed for the purpose of restoring an inner wall of the buried trench having an etching damage received thereby. However, there is encountered a problem that even polycrystalline silicon of which a floating gate is made is oxidized, so that a bird's beak occurs in the floating gate.
The occurrence of the bird's beak in the floating gate may cause such problems that shapes of peripheral portions of the floating gate vary, that a short channel effect becomes easy to occur, and that the reliability of the semiconductor device is reduced. In addition, an influence of the bird's beak is further actualized along with the progress of scale down of the circuits.
A technique for preventing crystal grains of silicon from spreading to an isolation structure side due to a heat treatment after completion of processing for a floating gate electrode (floating gate) by forming a nitride film on a sidewall of the floating gate electrode made of polycrystalline silicon or amorphous silicon, especially, on a sidewall of the floating gate electrode along a channel length direction is reported as conventional one. This technique, for example, is described in Japanese Patent KOKAI No. 2004-186185. However, this technique is not developed for the purpose of suppressing the bird's beak, and thus cannot suppress the occurrence of the bird's beak in the floating gate.
BRIEF SUMMARY OF THE INVENTIONA semiconductor device according to one embodiment of the present invention includes:
a semiconductor substrate;
an isolation structure formed in a trench, formed in the semiconductor substrate, through a semiconductor oxide film;
a floating gate formed on the semiconductor substrate between the isolation structures through an insulating film;
a gate oxidation protection film formed on a side surface, on the isolation structure side, of the floating gate so that each of a part of a side surface and a bottom surface of the gate oxidation protection film contacts the insulating film; and
a control gate formed on the floating gate through an inter-gate insulating film.
A method of fabricating a semiconductor device according to another embodiment of the present invention includes:
forming an insulating film on a semiconductor substrate;
forming a semiconductor on the insulating film;
patterning the semiconductor, thereby forming a first trench to a depth at which the insulating film is exposed;
forming an oxidation protection film within the first trench so as to cover a side surface of the semiconductor exposed due to the formation of the first trench;
removing the insulating film located in a bottom portion of the first trench having the oxidation protection film formed therein, and a portion of the semiconductor substrate located right under the first trench, thereby forming a second trench having a predetermined depth;
forming an oxide film in an inner wall of the second trench formed in the semiconductor substrate by performing oxidation processing; and
filling an insulating material in the second trench having the oxide film formed therein, thereby forming an isolation structure.
As shown in
The semiconductor substrate 2, for example, is made of single crystal silicon or the like.
The isolation structure 8 is a shallow trench isolation (STI) structure made of an insulating material such as a silicon oxide.
The oxide film 7 is a silicon oxide film which is formed by oxidizing a surface of the semiconductor substrate 2.
The gate insulating film 3, and the inter-gate insulating film 9 are made of insulating materials such as a silicon oxide and a silicon nitride, respectively.
Each of the floating gate 4 and the control gate 10 is made of polycrystalline silicon or the like.
The gate oxidation protection film 6 is made of an insulating material such as a silicon oxide, a silicon nitride or a silicon oxynitride. Alternatively, the gate oxidation protection film 6 may be formed from a lamination film formed by laminating these different materials. When the gate oxidation protection film 6 is made of the silicon oxide, the silicon oxide is formed by utilizing a vapor deposition method such as a chemical vapor deposition (CVD) method or a physical vapor deposition (PVD) method, a radical oxidation method, a thermal oxidation method or the like. In addition, when the gate oxidation protection film 6 is made of the silicon nitride, the silicon nitride is formed by utilizing the vapor deposition method, the radical nitridation method, a method of performing thermal nitridation in an NH3 ambient atmosphere, or the like. Also, when the gate oxidation protection film 6 is made of the silicon oxynitride, the silicon oxynitride is formed by utilizing a method of performing thermal oxynitridation in an NO or N2O ambient atmosphere, nitridation of a silicon oxide, or the like.
Firstly, as shown in
Next, as shown in
Note that, the gate insulating film 3 may be etched to the extent that the surface of the semiconductor substrate 2 is slightly exposed in the vicinity of a center of a bottom surface of the first trench 11. However, the etching is preferably performed to the middle of a film thickness of the gate insulating film 3 so that a bottom surface portion of the gate insulating film 3 contacting a sidewall of the first trench 11 is reliably left at least in a bottom surface portion of the first trench 11 without being perfectly removed.
On the other hand, the etching may be performed to a position where a surface of the gate insulating film 3 is just exposed. In this case, however, there is the possibility that the effect of suppressing the occurrence of the bird's beak in the floating gate 4 is reduced as compared with the above case where the etching is performed to the middle of the gate insulating film 3.
In addition, the etching is performed under a condition that an etching rate of the floating gate 4 is made higher than that of the gate insulating film 3 by adjusting a partial pressure or the like of an etching gas. In particular, a ratio in etching rate between the floating gate 4 and the gate insulating film 3 is preferably made large as much as possible. A halogen system etching gas can be used in this process. More specifically, an etching gas obtained by mixing HBr with O2, an etching gas obtained by mixing SF6 with O2, an etching gas obtained by adding N2 or Ar to these gases, or the like can be used in this etching process.
Next, as shown in
Next, as shown in
Next, as shown in
Note that, in the process shown in
Next, as shown in
Next, as shown in
Next, as shown in
After that, while not illustrated in the figures, the control gate 10, the inter-gate insulating film 9 and the floating gate 4 are processed into a word line shape by, for example, utilizing a lithography method and the RIE method. Thus, a stack gate structure is formed, and impurity ions are implanted into a portion between the adjacent stack gate structures to form a source/drain region, thereby obtaining a memory cell.
According to the first embodiment of the present invention, the oxidation process is carried out after the side surface of the floating gate 4 is covered with the gate oxidation protection film 6, which results in that the floating gate 4 can be prevented from being oxidized, thereby preventing the bird's beak from occurring in the floating gate 4.
A second embodiment of the present invention is different from the first embodiment of the present invention in a process for forming the gate oxidation protection film 6 in a method of fabricating a semiconductor device. Note that, descriptions of the same respects, such as the constitutions of other portions or the like, as those in the first embodiment are omitted here for the sake of simplicity.
Firstly, as shown in
Next, as shown in
Next, as shown in
Next, as shown in
Next, as shown in
Next, as shown in
After that, while not illustrated in the figures, the control gate 10, the inter-gate insulating film 9 and the floating gate 4 are processed into the word line shape by, for example, utilizing the lithography method and the like. Thus, the stack gate structure is formed, and the impurity ions are implanted into the portion between the adjacent stack gate structures to form the source/drain region, thereby obtaining the memory cell.
According to the second embodiment of the present invention, the process for processing the gate oxidation protection film 6 into the predetermined shape is not specially provided, but is carried out together with the process for forming the second trench 12, thereby making it possible to reduce the number of processes as compared with that in the first embodiment.
It should be noted that the present invention is not intended to be limited to the above-mentioned embodiments, and the various changes can be implemented by those skilled in the art without departing from the gist of the invention. In addition, the constituent elements of the above-mentioned embodiments can be arbitrarily combined with one another without departing from the gist of the invention.
Claims
1. A semiconductor device, comprising:
- a semiconductor substrate;
- an isolation structure formed in a trench, formed in the semiconductor substrate, through a semiconductor oxide film;
- a floating gate formed on the semiconductor substrate between the isolation structures through an insulating film;
- a gate oxidation protection film formed on a side surface, on the isolation structure side, of the floating gate so that each of a part of a side surface and a bottom surface of the gate oxidation protection film contacts the insulating film; and
- a control gate formed on the floating gate through an inter-gate insulating film.
2. The semiconductor device according to claim 1, wherein the gate oxidation protection film includes at least one of a silicon oxide, a silicon nitride and a silicon oxynitride.
3. The semiconductor device according to claim 1, wherein the isolation structure includes a silicon oxide.
4. The semiconductor device according to claim 1, wherein the insulating film includes at least one of a silicon oxide and a silicon nitride.
5. The semiconductor device according to claim 1, wherein the inter-gate insulating film includes at least one of a silicon oxide and a silicon nitride.
6-20. (canceled)
Type: Application
Filed: Apr 23, 2010
Publication Date: Aug 19, 2010
Applicant: Kabushiki Kaisha Toshiba (Tokyo)
Inventors: Nobutoshi Aoki (Kanagawa), Hiroshi Akahori (Kanagawa)
Application Number: 12/662,590
International Classification: H01L 29/788 (20060101);