SIGNAL GENERATING APPARATUS FOR GENERATING POWER-ON-RESET SIGNAL
A signal generating apparatus, for generating a power-on-reset signal, including a bias circuit and a power-on-reset signal generating circuit is disclosed. The bias circuit is for generating an output bias voltage, and includes at least one bipolar junction transistor (BJT), wherein a base terminal of the BJT is coupled to a collector terminal of the BJT, and the output bias voltage is related to an emitter-to-base voltage of the BJT. The power-on-reset signal generating circuit is coupled to the bias circuit, and is for generating a duplicated voltage by duplicating the output bias voltage, wherein the power-on-reset signal is generated according to the duplicated voltage.
1. Field of the Invention
The present invention relates to a signal generating apparatus, and more particularly, to a signal generating apparatus for generating a power-on-reset signal.
2. Description of the Prior Art
When typical electronic systems are being booted or reset, the supply voltages thereof require some time to climb to their normal levels. This means that, before the supply voltages reach their normal voltage levels, all signal processing related circuitry should be shut down in case of malfunction. Once the normal voltages are attained, a power-on-reset signal is required to notify the electronic systems to begin normal signal processing.
Please refer to
Please refer to
In light of this, the present invention provides a signal generating apparatus for generating a stable power-on-reset signal.
According to a first embodiment of the present invention, a signal generating apparatus for generating a power-on-reset signal is provided, which includes a bias circuit and a power-on-reset signal generating circuit. The bias circuit is for generating an output bias voltage, and includes at least one bipolar junction transistor (BJT), wherein a base terminal of the BJT is coupled to a collector terminal of the BJT, and the output bias voltage is related to an emitter-to-base voltage of the BJT. The power-on-reset signal generating circuit is coupled to the bias circuit, and is for generating a duplicated voltage by duplicating the output bias voltage, wherein the power-on-reset signal is generated according to the duplicated voltage.
According to a second embodiment of the present invention, a signal generating apparatus for generating a power-on-reset signal is provided. The signal generating apparatus comprises a bias circuit and a power-on-reset signal generating circuit. The bias circuit is used for generating an output bias voltage according to a bandgap bias circuit. The power-on-reset signal generating circuit is used for generating a first voltage according to the output bias voltage, wherein the power-on-reset signal is generated according to the first voltage.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
Please refer to
Please refer to
Please refer to
Please refer to
To summarize, the present invention provides a signal generating apparatus for generating a power-on-reset signal, wherein when the supply voltage rises up rapidly, the power-on-reset signal provided by the signal generating apparatus will not be active at incorrect timings due to erroneous comparison. In addition, since the present invention is capable of tracking an output bias of a bandgap circuit, the external environment has little influence on the signal generating apparatus, and therefore the power-on-reset signal generated thereof can make circuits within an electrical system operate correctly and stably.
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention.
Claims
1. A signal generating apparatus for generating a power-on-reset signal, comprising: wherein the power-on-reset signal is generated according to the first voltage.
- a bias circuit, for generating an output bias voltage, wherein the bias circuit comprises at least one bipolar junction transistor (BJT), a base terminal of the BJT is coupled to a collector terminal of the BJT, and the output bias voltage is related to an emitter-to-base voltage of the BJT; and
- a power-on-reset signal generating circuit, for generating a first voltage by substantially duplicating the output bias voltage;
2. The signal generating apparatus of claim 1, wherein the power-on-reset signal generating circuit directly outputs the first voltage as the power-on-reset signal.
3. The signal generating apparatus of claim 1, wherein the power-on-reset signal generating circuit comprises:
- a duplication unit, for duplicating the output bias voltage to generate the first voltage; and
- a hysteresis unit, coupled to the duplication unit, for receiving the first voltage and generating the power-on-reset signal according to the first voltage.
4. The signal generating apparatus of claim 1, wherein the duplication unit comprises:
- a loading element; and
- a current mirror, coupled to the loading element and the bias circuit, for duplicating a current flowing via the bias circuit to generate a duplication current flowing via the loading element, wherein the first voltage is generated according to the duplication current and the loading element.
5. The signal generating apparatus of claim 1, wherein the signal generating apparatus further comprising:
- a bandgap circuit, for generating a reference voltage related to bandgap; and
- a determination unit, coupled to the power-on-reset signal generating circuit and the bandgap circuit, for generating the power-on-reset signal according to the reference voltage and the first voltage.
6. The signal generating apparatus of claim 5, wherein the determination unit is an AND gate.
7. The signal generating apparatus of claim 5, wherein the signal generating apparatus further comprises: wherein the determination unit generates the power-on-reset signal according to the second reference voltage and the first voltage.
- a voltage dividing circuit, for generating a comparison voltage according to a divided voltage of a supply voltage; and
- a comparator, for generating a second reference voltage by comparing the reference voltage and the comparison voltage;
8. The signal generating apparatus of claim 5, wherein the bandgap circuit comprises a bandgap bias unit having substantially the same circuit structure with the bias circuit.
9. The signal generating apparatus of claim 3, wherein the hysteresis unit is a Schmitt trigger.
10. The signal generating apparatus of claim 1, wherein the bias circuit further comprises at least one metal-oxide-semiconductor (MOS) transistor, agate terminal of the MOS transistor is coupled to a drain terminal of the MOS transistor, a source terminal of the MOS transistor is coupled to the emitter terminal of the BJT, and the output bias voltage generated by the bias circuit comprises an emitter-base voltage of the BJT and a gate-source voltage of the MOS transistor.
11. A signal generating apparatus for generating a power-on-reset signal, comprising: wherein the power-on-reset signal is generated according to the first voltage.
- a bias circuit, for generating an output bias voltage according to a bandgap bias circuit; and
- a power-on-reset signal generating circuit, for generating a first voltage according to the output bias voltage;
12. The signal generating apparatus of claim 11, wherein the power-on-reset signal generating circuit directly outputs the first voltage as the power-on-reset signal.
13. The signal generating apparatus of claim 11, wherein the power-on-reset signal generating circuit comprises:
- a duplication unit, for duplicating the output bias voltage to generate the first voltage; and
- a hysteresis unit, coupled to the duplication unit, for receiving the first voltage and generating the power-on-reset signal according to the first voltage.
14. The signal generating apparatus of claim 11, wherein the duplication unit comprises:
- a loading element; and
- a current mirror, coupled to the loading element and the bias circuit, for duplicating a current flowing via the bias circuit to generate a duplication current flowing via the loading element, wherein the first voltage is generated according to the duplication current and the loading element.
15. The signal generating apparatus of claim 11, wherein the bias circuit comprises a BJT and a diode-connected MOS.
Type: Application
Filed: Feb 29, 2012
Publication Date: Sep 13, 2012
Inventors: Chih-Cheng Lin (Taipei City), Jian-Ru Lin (Nantou County), Che-Wei Chang (Taipei City)
Application Number: 13/409,091
International Classification: H03L 7/00 (20060101);