SEMICONDUCTOR DEVICE AND METHOD OF MANUFACTURING THE SAME
A semiconductor device includes a wiring board, a semiconductor chip mounted on the wiring board, the semiconductor chip including a bump formation surface, a plurality of first bumps provided within a first region of the bump formation surface, the first bumps being arranged in a first area density, a plurality of second bumps provided within a second region of the bump formation surface, the second bumps being arranged in a second area density, and a plurality of third bumps arranged between the first region and the second region of the bump formation surface in a two-dimensional array. The plurality of third bumps are arranged in a third area density being higher than the second area density and being lower than the first area density.
Latest Renesas Electronics Corporation Patents:
- Data processing device for neural network, method of operating the same, and program
- Communication controller and communication control method
- POWER CONVERTER CONTROLLER
- A POWER STAGE CONTROLLER
- Semiconductor device including wiring substrate having multiple signal wirings and multiple insulating layers
The present application is a Continuation application of U.S. patent application Ser. No. 12/588,394, filed on Oct. 14, 2009, which is based and claims priority from Japanese Patent Application No. JP 2008-293191, filed on Nov. 17, 2008, the entire contents of which is incorporated herein by reference.
BACKGROUND OF THE INVENTION1. Field of the Invention
The present invention relates to a semiconductor device and a method of manufacturing the semiconductor device.
2. Description of the Related Art
A semiconductor package (a semiconductor device) includes a semiconductor chip and a wiring board on which the semiconductor chip is mounted. The semiconductor chip is provided with a bump formation surface on which protruding bumps are formed. Solder, for example, is used as a material for the bumps. The semiconductor chip is mounted on the wiring board by using the bump formation surface.
In such a semiconductor device, stress is applied to the semiconductor chip and the bumps at the time of mounting the semiconductor chip or after the mounting in some cases. For example, in a case where flux is used to form the bumps, the semiconductor chip is mounted on the wiring substrate by a heat treatment such as an IR reflow treatment. In this mounting, stress sometimes occurs due to such reason as a difference in thermal expansion coefficient between the bump portions and the other portions. Such stress may cause a bump crack or a chip crack. Thus, reduction of such stress is desired.
As a related art, Japanese Patent Application Publication No. 2007-242782 discloses a technique relating to a semiconductor device in which bumps serving as external connecting terminals are joined to a semiconductor substrate. An object of this technique is to reduce or absorb stress which the bumps receive from a mounting board and at the same time ensure stable electrical connection.
Another related art is Japanese Patent Application Publication No. 2007-142017. This patent document discloses that bumps between a chip and a wiring board are arranged in concentric circles, and have diameters changing from the center circle toward the outermost circle in order to disperse stress occurring in the circumferential portion of the chip.
In some cases, stress occurring in a bump formation surface of a semiconductor chip notably increases due to a difference in the density of bumps arranged on the bump formation surface.
Apparently, there is a problem that stress at a problematic level for a product occurs when the arrangement of the bumps 101 has a notable density difference as shown in
A semiconductor device according to the present invention includes: a wiring board (1); and a semiconductor chip which includes a bump formation surface (7) having a bump group (3) formed thereon and which is mounted on the wiring board (1) by using the bump group (3). The bump formation surface (7) includes: a first region (9) in which an area density of a region having bumps (3) arranged therein is a first density; a second region (10) in which an area density of a region having bumps (3) arranged therein is a second density lower than the first density; and a third region (11) provided in a border portion between the first region (9) and the second region (10). In the third region (11), an area density of a region having bumps (3) arranged therein is higher than the second density and is lower than the first density.
According to the present invention, stress occurring between the first region (9) and the second region (10) due to a difference in the density of the bumps is reduced by providing the third region (11). Thus, a bump crack and a chip crack due to the stress can be suppressed.
A semiconductor chip according to the present invention includes a bump formation surface (7) which faces a wiring board (1) when mounted on the wiring board (1) and which has a bump group (3) formed thereon, the bump group (3) electrically connected to the wiring board (1). In the semiconductor chip, the bump formation surface (7) includes: a first region (9) in which an area density of a region having bumps (3) arranged therein is a first density; a second region (10) in which an area density of a region having bumps (3) arranged therein is a second density lower than the first density; and a third region (11) for reducing stress occurring at the time of mounting the semiconductor chip on the wiring board (1). The third region (11) is provided in a border portion between the first region (9) and the second region (10). In the third region (11), an area density of a region having bumps (3) arranged therein is higher than the second density and is lower than the first density.
A wiring board according to the present invention includes a chip mounting surface (12) on which a semiconductor chip is to be mounted. Electrode terminals (5) are arranged on the chip mounting surface (12) in a pattern corresponding to the bump formation surface (7) of the semiconductor chip described above.
A method of manufacturing a semiconductor device according to the present invention includes the steps of: preparing a wiring board (1) including an electrode terminal group (5); preparing a semiconductor chip including a bump formation surface (7) which has a bump group (3) formed thereon, the bump formation surface (3) including a first region (9) in which an area density of a region having bumps (3) arranged therein is a first density, a second region (10) in which an area density of a region having bumps (3) arranged therein is a second density lower than the first density, and a third region (11) which is for reducing stress occurring at the time of mounting the semiconductor chip on the wiring board (1), which is provided in a border portion between the first region (9) and the second region (10), and in which an area density of a region having bumps (3) arranged therein is higher than the second density and is lower than the first density; and mounting the semiconductor chip on the wiring board (1) by heat treatment so that the bump group (3) faces the electrode terminal group (5).
The present invention provides a semiconductor device capable of reducing stress even when an arrangement of bumps has a density difference, and a method of manufacturing such a semiconductor device.
A first embodiment according to the present invention will be described with reference to the drawings.
As shown in
As shown in
In the first region 9, the area density of a region having the bumps 3 arranged thereon is a first density.
In the second region 10, the area density of a region having the bumps 3 arranged thereon is a second density. The second density is lower than the first density.
The third region 11 is provided to suppress stress occurring due to a difference in densities of the bumps 3 between the first region 9 and the second region 10. The third region 11 is located in a border portion between the first region 9 and the second region 10. In the third region 11, the area density of a region having the bumps 3 arranged thereon is a third density. The third density is higher than the second density, and is lower than the first density. In other words, the area density increases in the regions having the bumps 3 arranged thereon in the order of the first region 9, the third region 11, and the second region 10.
Note that, the area density is the proportion, in a predetermined region, of the area of a portion where the bumps are arranged to the sum of the area of the portion where the bumps are arranged and the area of a portion where no bumps are arranged.
Moreover, the bumps 3 in the first region 9, the second region 10, and the third region 11 all have the same size. In other words, the first region 9, the second region 10, and the third region 11 have different numbers of the bumps 3 per unit area. Accordingly, the area densities of the respective regions having the bumps arranged thereon are different from each other. In each of the first region 9, the second region 10, and the third region 11, the bump 3 are arranged at almost equal intervals.
To manufacture a semiconductor device such as one described above, firstly, the semiconductor chip 13 and the wiring substrate 1 are prepared. In the preparation of the semiconductor chip 13, the bumps 3 are formed by using flux. Thereafter, the semiconductor chip 13 is mounted on the wiring board 1. At this time, a heat treatment such as an IR reflow treatment is performed.
In the heat treatment, stress is likely to occur due to a difference in thermal expansion coefficients between portions corresponding to the bump 3 and the other portions. However, in the present embodiment, the third region 11 is provided in the border portion between the first region 9 and the second region 10 as shown in
As shown in
In the present embodiment, the case where the semiconductor chip 13 is flip-chip mounted on the wiring substrate 1 is described. However, the present invention is not limited to this, and it should be understood that the present invention can be applied to any case where a semiconductor chip is mounted on a chip, a substrate or the like by using bumps.
Second EmbodimentNext, a second embodiment will be described.
In the present embodiment, as in the case of the first embodiment, the region of the third region 11 having the bumps 3 arranged thereon has an area density (third density) which is higher than a second density and is lower than a first density. However, in the present embodiment, the number of the bumps 3 arranged per unit area in the third region 11 is the same as that in the second region 10. Meanwhile, the size of each of the bumps 3 arranged in the third region 11 is larger than the size of each of the bumps 3 arranged in the first region 9 and the second region 10. Note that, the bumps 3 in the first region 9 and the bumps 3 in the second region 10 are all the same in size.
In other words, in the present embodiment, the bumps 3 of the third region 11 and the bumps 3 of the second region 10 are different in size. Thus, the density of the bumps in the bump formation surface 7 changes stepwisely.
In the present embodiment, stress can also be reduced, and a bump crack and a chip crack can be suppressed, as in the case of the first embodiment.
As shown in
Next, a third embodiment of the present invention will be described.
The actual bumps 3-1 are bumps used for electrical connection between a semiconductor chip 13 and a wiring board 1. On the other hand, the dummy bumps 3-2 are provided to control the area density of a region where the bumps are arranged, and are not used for the electrical connection between the semiconductor chip 13 and the wiring board 1.
According to the present embodiment, the stress can be reduced by the same effects as the above-described embodiments. In addition, the area density of a region where the bumps 3 are arranged can be controlled by the dummy bumps 3-2. Accordingly, the present embodiment is advantageous in that a layout of the bumps 3 is less restricted.
Although the inventions has been described above in connection with several preferred embodiments thereof, it will be appreciated by those skilled in the art that those embodiments are provided solely for illustrating the invention, and should not be relied upon to construe be appended claims in a limiting sense.
Claims
1. A semiconductor device comprising:
- a wiring board;
- a semiconductor chip mounted on the wiring board, the semiconductor chip including a bump formation surface;
- a plurality of first bumps provided within a first region of the bump formation surface, the first bumps being arranged in a first area density;
- a plurality of second bumps provided within a second region of the bump formation surface, the second bumps being arranged in a second area density; and
- a plurality of third bumps arranged between the first region and the second region of the bump formation surface in a two-dimensional array,
- wherein the plurality of third bumps are arranged in a third area density being higher than the second area density and being lower than the first area density.
2. The semiconductor device according to claim 1, wherein said wiring board includes an electrode terminal group, and said semiconductor chip is mounted on said wiring board so that a bump group faces said electrode terminal group.
3. The semiconductor device according to claims 1, wherein a number of the bumps formed per unit area in said third region is larger than a number of the bumps formed per unit area in said second region, and is smaller than a number of the bumps formed per unit area in said first region.
4. The semiconductor device according to claims 1, wherein a size of each of the bumps formed in said third region is larger than a size of each of the bumps formed in said second region.
5. The semiconductor device according to claim 1, wherein a bump group includes an actual bump which is electrically connected to said wiring board and a dummy bump which is not electrically connected to said wiring board.
6. A semiconductor chip comprising a bump formation surface which faces a wiring board when mounted on said wiring board and which has a bump group formed thereon, said bump group being electrically connected to said wiring board,
- wherein said bump formation surface includes: a first region in which an area density of a region having bumps arranged therein is a first density; a second region in which an area density of a region having bumps arranged therein is a second density lower than the first density; and a third region provided in a border portion between said first region and said second region, and in said third region, an area density of a region having bumps arranged therein is higher than said second density and is lower than said first density.
7. A wiring board comprising a chip mounting surface on which a semiconductor chip is to be mounted, wherein electrode terminals are arranged on said chip mounting surface in a pattern corresponding to said bump formation surface of said semiconductor chip according to claim 5.
Type: Application
Filed: Jan 9, 2013
Publication Date: May 16, 2013
Applicant: Renesas Electronics Corporation (Kawasaki-shi)
Inventor: Renesas Electronics Corporation (Kawasaki-shi)
Application Number: 13/737,800